1 ; NOTE: Assertions have been autogenerated by utils/update_test_checks.py
2 ; RUN: opt < %s -passes=instcombine -S | FileCheck %s
4 ; This test makes sure that InstCombine does not replace the sequence of
5 ; xor/sub instruction followed by cmp instruction into a single cmp instruction
6 ; if there is more than one use of xor/sub.
8 define zeroext i1 @test1(i32 %lhs, i32 %rhs) {
10 ; CHECK-NEXT: [[CMP1:%.*]] = icmp eq i32 [[LHS:%.*]], 15
11 ; CHECK-NEXT: [[TMP1:%.*]] = xor i32 [[LHS]], [[RHS:%.*]]
12 ; CHECK-NEXT: [[CMP2:%.*]] = icmp eq i32 [[TMP1]], 5
13 ; CHECK-NEXT: [[SEL:%.*]] = or i1 [[CMP1]], [[CMP2]]
14 ; CHECK-NEXT: ret i1 [[SEL]]
17 %xor = xor i32 %lhs, 5
18 %cmp1 = icmp eq i32 %xor, 10
19 %cmp2 = icmp eq i32 %xor, %rhs
20 %sel = or i1 %cmp1, %cmp2
24 define zeroext i1 @test1_logical(i32 %lhs, i32 %rhs) {
25 ; CHECK-LABEL: @test1_logical(
26 ; CHECK-NEXT: [[CMP1:%.*]] = icmp eq i32 [[LHS:%.*]], 15
27 ; CHECK-NEXT: [[TMP1:%.*]] = xor i32 [[LHS]], [[RHS:%.*]]
28 ; CHECK-NEXT: [[CMP2:%.*]] = icmp eq i32 [[TMP1]], 5
29 ; CHECK-NEXT: [[SEL:%.*]] = select i1 [[CMP1]], i1 true, i1 [[CMP2]]
30 ; CHECK-NEXT: ret i1 [[SEL]]
33 %xor = xor i32 %lhs, 5
34 %cmp1 = icmp eq i32 %xor, 10
35 %cmp2 = icmp eq i32 %xor, %rhs
36 %sel = select i1 %cmp1, i1 true, i1 %cmp2
40 define zeroext i1 @test2(i32 %lhs, i32 %rhs) {
41 ; CHECK-LABEL: @test2(
42 ; CHECK-NEXT: [[XOR:%.*]] = xor i32 [[LHS:%.*]], [[RHS:%.*]]
43 ; CHECK-NEXT: [[CMP1:%.*]] = icmp eq i32 [[LHS]], [[RHS]]
44 ; CHECK-NEXT: [[CMP2:%.*]] = icmp eq i32 [[XOR]], 32
45 ; CHECK-NEXT: [[SEL:%.*]] = xor i1 [[CMP1]], [[CMP2]]
46 ; CHECK-NEXT: ret i1 [[SEL]]
49 %xor = xor i32 %lhs, %rhs
50 %cmp1 = icmp eq i32 %xor, 0
51 %cmp2 = icmp eq i32 %xor, 32
52 %sel = xor i1 %cmp1, %cmp2
56 define zeroext i1 @test3(i32 %lhs, i32 %rhs) {
57 ; CHECK-LABEL: @test3(
58 ; CHECK-NEXT: [[SUB:%.*]] = sub nsw i32 [[LHS:%.*]], [[RHS:%.*]]
59 ; CHECK-NEXT: [[CMP1:%.*]] = icmp eq i32 [[LHS]], [[RHS]]
60 ; CHECK-NEXT: [[CMP2:%.*]] = icmp eq i32 [[SUB]], 31
61 ; CHECK-NEXT: [[SEL:%.*]] = or i1 [[CMP1]], [[CMP2]]
62 ; CHECK-NEXT: ret i1 [[SEL]]
65 %sub = sub nsw i32 %lhs, %rhs
66 %cmp1 = icmp eq i32 %sub, 0
67 %cmp2 = icmp eq i32 %sub, 31
68 %sel = or i1 %cmp1, %cmp2
72 define zeroext i1 @test3_logical(i32 %lhs, i32 %rhs) {
73 ; CHECK-LABEL: @test3_logical(
74 ; CHECK-NEXT: [[SUB:%.*]] = sub nsw i32 [[LHS:%.*]], [[RHS:%.*]]
75 ; CHECK-NEXT: [[CMP1:%.*]] = icmp eq i32 [[LHS]], [[RHS]]
76 ; CHECK-NEXT: [[CMP2:%.*]] = icmp eq i32 [[SUB]], 31
77 ; CHECK-NEXT: [[SEL:%.*]] = select i1 [[CMP1]], i1 true, i1 [[CMP2]]
78 ; CHECK-NEXT: ret i1 [[SEL]]
81 %sub = sub nsw i32 %lhs, %rhs
82 %cmp1 = icmp eq i32 %sub, 0
83 %cmp2 = icmp eq i32 %sub, 31
84 %sel = select i1 %cmp1, i1 true, i1 %cmp2