[clang][modules] Don't prevent translation of FW_Private includes when explicitly...
[llvm-project.git] / llvm / test / MC / AMDGPU / hsa-gfx90a-v3.s
blobfd84fab8af816855f8303a3d3998e524b8e15464
1 // RUN: llvm-mc --amdhsa-code-object-version=3 -triple amdgcn-amd-amdhsa -mcpu=gfx90a < %s | FileCheck --check-prefix=ASM %s
2 // RUN: llvm-mc --amdhsa-code-object-version=3 -triple amdgcn-amd-amdhsa -mcpu=gfx90a -filetype=obj < %s > %t
3 // RUN: llvm-readobj --elf-output-style=GNU --sections --symbols --relocations %t | FileCheck --check-prefix=READOBJ %s
4 // RUN: llvm-objdump -s -j .rodata %t | FileCheck --check-prefix=OBJDUMP %s
6 // READOBJ: Section Headers
7 // READOBJ: .text PROGBITS {{[0-9a-f]+}} {{[0-9a-f]+}} {{[0-9a-f]+}} {{[0-9]+}} AX {{[0-9]+}} {{[0-9]+}} 256
8 // READOBJ: .rodata PROGBITS {{[0-9a-f]+}} {{[0-9a-f]+}} 000080 {{[0-9]+}} A {{[0-9]+}} {{[0-9]+}} 64
10 // READOBJ: Relocation section '.rela.rodata' at offset
11 // READOBJ: 0000000000000010 {{[0-9a-f]+}}00000005 R_AMDGPU_REL64 0000000000000000 .text + 10
12 // READOBJ: 0000000000000050 {{[0-9a-f]+}}00000005 R_AMDGPU_REL64 0000000000000000 .text + 110
14 // READOBJ: Symbol table '.symtab' contains {{[0-9]+}} entries:
15 // READOBJ-DAG: {{[0-9]+}}: 0000000000000100 0 FUNC LOCAL PROTECTED 2 complete
16 // READOBJ-DAG: {{[0-9]+}}: 0000000000000040 64 OBJECT LOCAL DEFAULT 3 complete.kd
17 // READOBJ-DAG: {{[0-9]+}}: 0000000000000000 0 FUNC LOCAL PROTECTED 2 minimal
18 // READOBJ-DAG: {{[0-9]+}}: 0000000000000000 64 OBJECT LOCAL DEFAULT 3 minimal.kd
20 // OBJDUMP: Contents of section .rodata
21 // Note, relocation for KERNEL_CODE_ENTRY_BYTE_OFFSET is not resolved here.
22 // minimal
23 // OBJDUMP-NEXT: 0000 00000000 00000000 00000000 00000000
24 // OBJDUMP-NEXT: 0010 00000000 00000000 00000000 00000000
25 // OBJDUMP-NEXT: 0020 00000000 00000000 00000000 00000000
26 // OBJDUMP-NEXT: 0030 0000ac00 80000000 00000000 00000000
27 // complete
28 // OBJDUMP-NEXT: 0040 01000000 01000000 08000000 00000000
29 // OBJDUMP-NEXT: 0050 00000000 00000000 00000000 00000000
30 // OBJDUMP-NEXT: 0060 00000000 00000000 00000000 00000100
31 // OBJDUMP-NEXT: 0070 c1500104 210f007f 7f008100 00000000
33 .text
34 // ASM: .text
36 .amdgcn_target "amdgcn-amd-amdhsa--gfx90a+xnack+sram-ecc"
37 // ASM: .amdgcn_target "amdgcn-amd-amdhsa--gfx90a+xnack+sram-ecc"
39 .p2align 8
40 .type minimal,@function
41 minimal:
42 s_endpgm
44 .p2align 8
45 .type complete,@function
46 complete:
47 s_endpgm
49 .rodata
50 // ASM: .rodata
52 // Test that only specifying required directives is allowed, and that defaulted
53 // values are omitted.
54 .p2align 6
55 .amdhsa_kernel minimal
56 .amdhsa_next_free_vgpr 0
57 .amdhsa_next_free_sgpr 0
58 .amdhsa_accum_offset 4
59 .end_amdhsa_kernel
61 // ASM: .amdhsa_kernel minimal
62 // ASM: .amdhsa_next_free_vgpr 0
63 // ASM-NEXT: .amdhsa_next_free_sgpr 0
64 // ASM-NEXT: .amdhsa_accum_offset 4
65 // ASM: .amdhsa_tg_split 0
66 // ASM: .end_amdhsa_kernel
68 // Test that we can specify all available directives with non-default values.
69 .p2align 6
70 .amdhsa_kernel complete
71 .amdhsa_group_segment_fixed_size 1
72 .amdhsa_private_segment_fixed_size 1
73 .amdhsa_user_sgpr_private_segment_buffer 1
74 .amdhsa_user_sgpr_dispatch_ptr 1
75 .amdhsa_user_sgpr_queue_ptr 1
76 .amdhsa_user_sgpr_kernarg_segment_ptr 1
77 .amdhsa_user_sgpr_dispatch_id 1
78 .amdhsa_user_sgpr_flat_scratch_init 1
79 .amdhsa_kernarg_size 8
80 .amdhsa_user_sgpr_kernarg_preload_length 1
81 .amdhsa_user_sgpr_kernarg_preload_offset 1
82 .amdhsa_user_sgpr_private_segment_size 1
83 .amdhsa_system_sgpr_private_segment_wavefront_offset 1
84 .amdhsa_system_sgpr_workgroup_id_x 0
85 .amdhsa_system_sgpr_workgroup_id_y 1
86 .amdhsa_system_sgpr_workgroup_id_z 1
87 .amdhsa_system_sgpr_workgroup_info 1
88 .amdhsa_system_vgpr_workitem_id 1
89 .amdhsa_next_free_vgpr 9
90 .amdhsa_next_free_sgpr 27
91 .amdhsa_accum_offset 4
92 .amdhsa_reserve_vcc 0
93 .amdhsa_reserve_flat_scratch 0
94 .amdhsa_float_round_mode_32 1
95 .amdhsa_float_round_mode_16_64 1
96 .amdhsa_float_denorm_mode_32 1
97 .amdhsa_float_denorm_mode_16_64 0
98 .amdhsa_dx10_clamp 0
99 .amdhsa_ieee_mode 0
100 .amdhsa_fp16_overflow 1
101 .amdhsa_tg_split 1
102 .amdhsa_exception_fp_ieee_invalid_op 1
103 .amdhsa_exception_fp_denorm_src 1
104 .amdhsa_exception_fp_ieee_div_zero 1
105 .amdhsa_exception_fp_ieee_overflow 1
106 .amdhsa_exception_fp_ieee_underflow 1
107 .amdhsa_exception_fp_ieee_inexact 1
108 .amdhsa_exception_int_div_zero 1
109 .end_amdhsa_kernel
111 // ASM: .amdhsa_kernel complete
112 // ASM-NEXT: .amdhsa_group_segment_fixed_size 1
113 // ASM-NEXT: .amdhsa_private_segment_fixed_size 1
114 // ASM-NEXT: .amdhsa_kernarg_size 8
115 // ASM-NEXT: .amdhsa_user_sgpr_count 16
116 // ASM-NEXT: .amdhsa_user_sgpr_private_segment_buffer 1
117 // ASM-NEXT: .amdhsa_user_sgpr_dispatch_ptr 1
118 // ASM-NEXT: .amdhsa_user_sgpr_queue_ptr 1
119 // ASM-NEXT: .amdhsa_user_sgpr_kernarg_segment_ptr 1
120 // ASM-NEXT: .amdhsa_user_sgpr_dispatch_id 1
121 // ASM-NEXT: .amdhsa_user_sgpr_flat_scratch_init 1
122 // ASM-NEXT: .amdhsa_user_sgpr_kernarg_preload_length 1
123 // ASM-NEXT: .amdhsa_user_sgpr_kernarg_preload_offset 1
124 // ASM-NEXT: .amdhsa_user_sgpr_private_segment_size 1
125 // ASM-NEXT: .amdhsa_system_sgpr_private_segment_wavefront_offset 1
126 // ASM-NEXT: .amdhsa_system_sgpr_workgroup_id_x 0
127 // ASM-NEXT: .amdhsa_system_sgpr_workgroup_id_y 1
128 // ASM-NEXT: .amdhsa_system_sgpr_workgroup_id_z 1
129 // ASM-NEXT: .amdhsa_system_sgpr_workgroup_info 1
130 // ASM-NEXT: .amdhsa_system_vgpr_workitem_id 1
131 // ASM-NEXT: .amdhsa_next_free_vgpr 9
132 // ASM-NEXT: .amdhsa_next_free_sgpr 27
133 // ASM-NEXT: .amdhsa_accum_offset 4
134 // ASM-NEXT: .amdhsa_reserve_vcc 0
135 // ASM-NEXT: .amdhsa_reserve_flat_scratch 0
136 // ASM-NEXT: .amdhsa_reserve_xnack_mask 1
137 // ASM-NEXT: .amdhsa_float_round_mode_32 1
138 // ASM-NEXT: .amdhsa_float_round_mode_16_64 1
139 // ASM-NEXT: .amdhsa_float_denorm_mode_32 1
140 // ASM-NEXT: .amdhsa_float_denorm_mode_16_64 0
141 // ASM-NEXT: .amdhsa_dx10_clamp 0
142 // ASM-NEXT: .amdhsa_ieee_mode 0
143 // ASM-NEXT: .amdhsa_fp16_overflow 1
144 // ASM-NEXT: .amdhsa_tg_split 1
145 // ASM-NEXT: .amdhsa_exception_fp_ieee_invalid_op 1
146 // ASM-NEXT: .amdhsa_exception_fp_denorm_src 1
147 // ASM-NEXT: .amdhsa_exception_fp_ieee_div_zero 1
148 // ASM-NEXT: .amdhsa_exception_fp_ieee_overflow 1
149 // ASM-NEXT: .amdhsa_exception_fp_ieee_underflow 1
150 // ASM-NEXT: .amdhsa_exception_fp_ieee_inexact 1
151 // ASM-NEXT: .amdhsa_exception_int_div_zero 1
152 // ASM-NEXT: .end_amdhsa_kernel
154 .section .foo
156 .byte .amdgcn.gfx_generation_number
157 // ASM: .byte 9
159 .byte .amdgcn.next_free_vgpr
160 // ASM: .byte 0
161 .byte .amdgcn.next_free_sgpr
162 // ASM: .byte 0
164 v_mov_b32_e32 v7, s10
166 .byte .amdgcn.next_free_vgpr
167 // ASM: .byte 8
168 .byte .amdgcn.next_free_sgpr
169 // ASM: .byte 11
171 .set .amdgcn.next_free_vgpr, 0
172 .set .amdgcn.next_free_sgpr, 0
174 .byte .amdgcn.next_free_vgpr
175 // ASM: .byte 0
176 .byte .amdgcn.next_free_sgpr
177 // ASM: .byte 0
179 v_mov_b32_e32 v16, s3
181 .byte .amdgcn.next_free_vgpr
182 // ASM: .byte 17
183 .byte .amdgcn.next_free_sgpr
184 // ASM: .byte 4