1 //=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
7 //===----------------------------------------------------------------------===//
9 // This file defines the machine model for Broadwell to support instruction
10 // scheduling and other instruction cost heuristics.
12 //===----------------------------------------------------------------------===//
14 def BroadwellModel : SchedMachineModel {
15 // All x86 instructions are modeled as a single micro-op, and BW can decode 4
16 // instructions per cycle.
18 let MicroOpBufferSize = 192; // Based on the reorder buffer.
20 let MispredictPenalty = 16;
22 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
23 let LoopMicroOpBufferSize = 50;
25 // This flag is set to allow the scheduler to assign a default model to
26 // unrecognized opcodes.
27 let CompleteModel = 0;
30 let SchedModel = BroadwellModel in {
32 // Broadwell can issue micro-ops to 8 different ports in one cycle.
34 // Ports 0, 1, 5, and 6 handle all computation.
35 // Port 4 gets the data half of stores. Store data can be available later than
36 // the store address, but since we don't model the latency of stores, we can
38 // Ports 2 and 3 are identical. They handle loads and the address half of
39 // stores. Port 7 can handle address calculations.
40 def BWPort0 : ProcResource<1>;
41 def BWPort1 : ProcResource<1>;
42 def BWPort2 : ProcResource<1>;
43 def BWPort3 : ProcResource<1>;
44 def BWPort4 : ProcResource<1>;
45 def BWPort5 : ProcResource<1>;
46 def BWPort6 : ProcResource<1>;
47 def BWPort7 : ProcResource<1>;
49 // Many micro-ops are capable of issuing on multiple ports.
50 def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
51 def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
52 def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
53 def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
54 def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
55 def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
56 def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
57 def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
58 def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
59 def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
60 def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
61 def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
63 // 60 Entry Unified Scheduler
64 def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
65 BWPort5, BWPort6, BWPort7]> {
69 // Integer division issued on port 0.
70 def BWDivider : ProcResource<1>;
71 // FP division and sqrt on port 0.
72 def BWFPDivider : ProcResource<1>;
74 // Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75 // cycles after the memory operand.
76 def : ReadAdvance<ReadAfterLd, 5>;
78 // Vector loads are 5/5/6 cycles, so ReadAfterVec*Ld registers needn't be available
79 // until 5/5/6 cycles after the memory operand.
80 def : ReadAdvance<ReadAfterVecLd, 5>;
81 def : ReadAdvance<ReadAfterVecXLd, 5>;
82 def : ReadAdvance<ReadAfterVecYLd, 6>;
84 def : ReadAdvance<ReadInt2Fpu, 0>;
86 // Many SchedWrites are defined in pairs with and without a folded load.
87 // Instructions with folded loads are usually micro-fused, so they only appear
88 // as two micro-ops when queued in the reservation station.
89 // This multiclass defines the resource usage for variants with and without
91 multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
92 list<ProcResourceKind> ExePorts,
93 int Lat, list<int> Res = [1], int UOps = 1,
94 int LoadLat = 5, int LoadUOps = 1> {
95 // Register variant is using a single cycle on ExePort.
96 def : WriteRes<SchedRW, ExePorts> {
98 let ReleaseAtCycles = Res;
99 let NumMicroOps = UOps;
102 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
103 // the latency (default = 5).
104 def : WriteRes<SchedRW.Folded, !listconcat([BWPort23], ExePorts)> {
105 let Latency = !add(Lat, LoadLat);
106 let ReleaseAtCycles = !listconcat([1], Res);
107 let NumMicroOps = !add(UOps, LoadUOps);
111 // A folded store needs a cycle on port 4 for the store data, and an extra port
112 // 2/3/7 cycle to recompute the address.
113 def : WriteRes<WriteRMW, [BWPort237,BWPort4]>;
115 // Loads, stores, and moves, not folded with other operations.
116 // Store_addr on 237.
118 defm : X86WriteRes<WriteStore, [BWPort237, BWPort4], 1, [1,1], 1>;
119 defm : X86WriteRes<WriteStoreNT, [BWPort237, BWPort4], 1, [1,1], 2>;
120 defm : X86WriteRes<WriteLoad, [BWPort23], 5, [1], 1>;
121 defm : X86WriteRes<WriteMove, [BWPort0156], 1, [1], 1>;
123 // Treat misc copies as a move.
124 def : InstRW<[WriteMove], (instrs COPY)>;
126 // Idioms that clear a register, like xorps %xmm0, %xmm0.
127 // These can often bypass execution ports completely.
128 def : WriteRes<WriteZero, []>;
130 // Model the effect of clobbering the read-write mask operand of the GATHER operation.
131 // Does not cost anything by itself, only has latency, matching that of the WriteLoad,
132 defm : X86WriteRes<WriteVecMaskedGatherWriteback, [], 5, [], 0>;
135 defm : BWWriteResPair<WriteALU, [BWPort0156], 1>; // Simple integer ALU op.
136 defm : BWWriteResPair<WriteADC, [BWPort06], 1>; // Integer ALU + flags op.
138 // Integer multiplication.
139 defm : BWWriteResPair<WriteIMul8, [BWPort1], 3>;
140 defm : BWWriteResPair<WriteIMul16, [BWPort1,BWPort06,BWPort0156], 4, [1,1,2], 4>;
141 defm : X86WriteRes<WriteIMul16Imm, [BWPort1,BWPort0156], 4, [1,1], 2>;
142 defm : X86WriteRes<WriteIMul16ImmLd, [BWPort1,BWPort0156,BWPort23], 8, [1,1,1], 3>;
143 defm : BWWriteResPair<WriteIMul16Reg, [BWPort1], 3>;
144 defm : BWWriteResPair<WriteIMul32, [BWPort1,BWPort06,BWPort0156], 4, [1,1,1], 3>;
145 defm : BWWriteResPair<WriteMULX32, [BWPort1,BWPort06,BWPort0156], 3, [1,1,1], 3>;
146 defm : BWWriteResPair<WriteIMul32Imm, [BWPort1], 3>;
147 defm : BWWriteResPair<WriteIMul32Reg, [BWPort1], 3>;
148 defm : BWWriteResPair<WriteIMul64, [BWPort1,BWPort5], 4, [1,1], 2>;
149 defm : BWWriteResPair<WriteMULX64, [BWPort1,BWPort5], 3, [1,1], 2>;
150 defm : BWWriteResPair<WriteIMul64Imm, [BWPort1], 3>;
151 defm : BWWriteResPair<WriteIMul64Reg, [BWPort1], 3>;
152 def BWWriteIMulH : WriteRes<WriteIMulH, []> { let Latency = 4; }
153 def : WriteRes<WriteIMulHLd, []> {
154 let Latency = !add(BWWriteIMulH.Latency, BroadwellModel.LoadLatency);
157 defm : X86WriteRes<WriteBSWAP32, [BWPort15], 1, [1], 1>;
158 defm : X86WriteRes<WriteBSWAP64, [BWPort06, BWPort15], 2, [1, 1], 2>;
159 defm : X86WriteRes<WriteCMPXCHG,[BWPort06, BWPort0156], 5, [2, 3], 5>;
160 defm : X86WriteRes<WriteCMPXCHGRMW,[BWPort23, BWPort06, BWPort0156, BWPort237, BWPort4], 8, [1, 2, 1, 1, 1], 6>;
161 defm : X86WriteRes<WriteXCHG, [BWPort0156], 2, [3], 3>;
163 // Integer shifts and rotates.
164 defm : BWWriteResPair<WriteShift, [BWPort06], 1>;
165 defm : BWWriteResPair<WriteShiftCL, [BWPort06,BWPort0156], 3, [2,1], 3>;
166 defm : BWWriteResPair<WriteRotate, [BWPort06], 1, [1], 1>;
167 defm : BWWriteResPair<WriteRotateCL, [BWPort06,BWPort0156], 3, [2,1], 3>;
170 defm : X86WriteRes<WriteSHDrri, [BWPort1], 3, [1], 1>;
171 defm : X86WriteRes<WriteSHDrrcl,[BWPort1,BWPort06,BWPort0156], 6, [1, 1, 2], 4>;
172 defm : X86WriteRes<WriteSHDmri, [BWPort1,BWPort23,BWPort237,BWPort0156], 9, [1, 1, 1, 1], 4>;
173 defm : X86WriteRes<WriteSHDmrcl,[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156], 11, [1, 1, 1, 1, 2], 6>;
175 // Branches don't produce values, so they have no latency, but they still
176 // consume resources. Indirect branches can fold loads.
177 defm : BWWriteResPair<WriteJump, [BWPort06], 1>;
179 defm : BWWriteResPair<WriteCRC32, [BWPort1], 3>;
181 defm : BWWriteResPair<WriteCMOV, [BWPort06], 1>; // Conditional move.
182 defm : X86WriteRes<WriteFCMOV, [BWPort1], 3, [1], 1>; // x87 conditional move.
184 def : WriteRes<WriteSETCC, [BWPort06]>; // Setcc.
185 def : WriteRes<WriteSETCCStore, [BWPort06,BWPort4,BWPort237]> {
190 defm : X86WriteRes<WriteLAHFSAHF, [BWPort06], 1, [1], 1>;
191 defm : X86WriteRes<WriteBitTest, [BWPort06], 1, [1], 1>; // Bit Test instrs
192 defm : X86WriteRes<WriteBitTestImmLd, [BWPort06,BWPort23], 6, [1,1], 2>;
193 defm : X86WriteRes<WriteBitTestRegLd, [BWPort0156,BWPort23], 6, [1,1], 2>;
194 defm : X86WriteRes<WriteBitTestSet, [BWPort06], 1, [1], 1>; // Bit Test + Set instrs
195 defm : X86WriteRes<WriteBitTestSetImmLd, [BWPort06,BWPort23], 5, [1,1], 3>;
196 defm : X86WriteRes<WriteBitTestSetRegLd, [BWPort0156,BWPort23], 5, [1,1], 2>;
198 // This is for simple LEAs with one or two input operands.
199 // The complex ones can only execute on port 1, and they require two cycles on
200 // the port to read all inputs. We don't model that.
201 def : WriteRes<WriteLEA, [BWPort15]>;
204 defm : BWWriteResPair<WriteBSF, [BWPort1], 3>;
205 defm : BWWriteResPair<WriteBSR, [BWPort1], 3>;
206 defm : BWWriteResPair<WriteLZCNT, [BWPort1], 3>;
207 defm : BWWriteResPair<WriteTZCNT, [BWPort1], 3>;
208 defm : BWWriteResPair<WritePOPCNT, [BWPort1], 3>;
210 // BMI1 BEXTR/BLS, BMI2 BZHI
211 defm : BWWriteResPair<WriteBEXTR, [BWPort06,BWPort15], 2, [1,1], 2>;
212 defm : BWWriteResPair<WriteBLS, [BWPort15], 1>;
213 defm : BWWriteResPair<WriteBZHI, [BWPort15], 1>;
215 // TODO: Why isn't the BWDivider used consistently?
216 defm : X86WriteRes<WriteDiv8, [BWPort0, BWDivider], 25, [1, 10], 1>;
217 defm : X86WriteRes<WriteDiv16, [BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156], 80, [7,7,3,3,1,11], 32>;
218 defm : X86WriteRes<WriteDiv32, [BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156], 80, [7,7,3,3,1,11], 32>;
219 defm : X86WriteRes<WriteDiv64, [BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156], 80, [7,7,3,3,1,11], 32>;
220 defm : X86WriteRes<WriteDiv8Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
221 defm : X86WriteRes<WriteDiv16Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
222 defm : X86WriteRes<WriteDiv32Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
223 defm : X86WriteRes<WriteDiv64Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
225 defm : X86WriteRes<WriteIDiv8, [BWPort0, BWDivider], 25, [1,10], 1>;
226 defm : X86WriteRes<WriteIDiv16, [BWPort0, BWDivider], 25, [1,10], 1>;
227 defm : X86WriteRes<WriteIDiv32, [BWPort0, BWDivider], 25, [1,10], 1>;
228 defm : X86WriteRes<WriteIDiv64, [BWPort0, BWDivider], 25, [1,10], 1>;
229 defm : X86WriteRes<WriteIDiv8Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
230 defm : X86WriteRes<WriteIDiv16Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
231 defm : X86WriteRes<WriteIDiv32Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
232 defm : X86WriteRes<WriteIDiv64Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
234 // Floating point. This covers both scalar and vector operations.
235 defm : X86WriteRes<WriteFLD0, [BWPort01], 1, [1], 1>;
236 defm : X86WriteRes<WriteFLD1, [BWPort01], 1, [2], 2>;
237 defm : X86WriteRes<WriteFLDC, [BWPort01], 1, [2], 2>;
238 defm : X86WriteRes<WriteFLoad, [BWPort23], 5, [1], 1>;
239 defm : X86WriteRes<WriteFLoadX, [BWPort23], 5, [1], 1>;
240 defm : X86WriteRes<WriteFLoadY, [BWPort23], 6, [1], 1>;
241 defm : X86WriteRes<WriteFMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
242 defm : X86WriteRes<WriteFMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
243 defm : X86WriteRes<WriteFStore, [BWPort237,BWPort4], 1, [1,1], 2>;
244 defm : X86WriteRes<WriteFStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
245 defm : X86WriteRes<WriteFStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
246 defm : X86WriteRes<WriteFStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
247 defm : X86WriteRes<WriteFStoreNTX, [BWPort237,BWPort4], 1, [1,1], 2>;
248 defm : X86WriteRes<WriteFStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
250 defm : X86WriteRes<WriteFMaskedStore32, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
251 defm : X86WriteRes<WriteFMaskedStore32Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
252 defm : X86WriteRes<WriteFMaskedStore64, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
253 defm : X86WriteRes<WriteFMaskedStore64Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
255 defm : X86WriteRes<WriteFMove, [BWPort5], 1, [1], 1>;
256 defm : X86WriteRes<WriteFMoveX, [BWPort5], 1, [1], 1>;
257 defm : X86WriteRes<WriteFMoveY, [BWPort5], 1, [1], 1>;
258 defm : X86WriteResUnsupported<WriteFMoveZ>;
259 defm : X86WriteRes<WriteEMMS, [BWPort01,BWPort15,BWPort015,BWPort0156], 31, [8,1,21,1], 31>;
261 defm : BWWriteResPair<WriteFAdd, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub.
262 defm : BWWriteResPair<WriteFAddX, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub (XMM).
263 defm : BWWriteResPair<WriteFAddY, [BWPort1], 3, [1], 1, 6>; // Floating point add/sub (YMM/ZMM).
264 defm : X86WriteResPairUnsupported<WriteFAddZ>;
265 defm : BWWriteResPair<WriteFAdd64, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub.
266 defm : BWWriteResPair<WriteFAdd64X, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub (XMM).
267 defm : BWWriteResPair<WriteFAdd64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double add/sub (YMM/ZMM).
268 defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
270 defm : BWWriteResPair<WriteFCmp, [BWPort1], 3, [1], 1, 5>; // Floating point compare.
271 defm : BWWriteResPair<WriteFCmpX, [BWPort1], 3, [1], 1, 5>; // Floating point compare (XMM).
272 defm : BWWriteResPair<WriteFCmpY, [BWPort1], 3, [1], 1, 6>; // Floating point compare (YMM/ZMM).
273 defm : X86WriteResPairUnsupported<WriteFCmpZ>;
274 defm : BWWriteResPair<WriteFCmp64, [BWPort1], 3, [1], 1, 5>; // Floating point double compare.
275 defm : BWWriteResPair<WriteFCmp64X, [BWPort1], 3, [1], 1, 5>; // Floating point double compare (XMM).
276 defm : BWWriteResPair<WriteFCmp64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double compare (YMM/ZMM).
277 defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
279 defm : BWWriteResPair<WriteFCom, [BWPort1], 3>; // Floating point compare to flags (X87).
280 defm : BWWriteResPair<WriteFComX, [BWPort1], 3>; // Floating point compare to flags (SSE).
282 defm : BWWriteResPair<WriteFMul, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication.
283 defm : BWWriteResPair<WriteFMulX, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication (XMM).
284 defm : BWWriteResPair<WriteFMulY, [BWPort01], 3, [1], 1, 6>; // Floating point multiplication (YMM/ZMM).
285 defm : X86WriteResPairUnsupported<WriteFMulZ>;
286 defm : BWWriteResPair<WriteFMul64, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication.
287 defm : BWWriteResPair<WriteFMul64X, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication (XMM).
288 defm : BWWriteResPair<WriteFMul64Y, [BWPort01], 3, [1], 1, 6>; // Floating point double multiplication (YMM/ZMM).
289 defm : X86WriteResPairUnsupported<WriteFMul64Z>;
291 //defm : BWWriteResPair<WriteFDiv, [BWPort0,BWFPDivider], 11, [1,3], 1, 5>; // Floating point division.
292 defm : BWWriteResPair<WriteFDivX, [BWPort0,BWFPDivider], 11, [1,5], 1, 5>; // Floating point division (XMM).
293 defm : BWWriteResPair<WriteFDivY, [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (YMM).
294 defm : X86WriteResPairUnsupported<WriteFDivZ>;
295 //defm : BWWriteResPair<WriteFDiv64, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division.
296 defm : BWWriteResPair<WriteFDiv64X, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division (XMM).
297 defm : BWWriteResPair<WriteFDiv64Y, [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (YMM).
298 defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
300 defm : BWWriteResPair<WriteFRcp, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate.
301 defm : BWWriteResPair<WriteFRcpX, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate (XMM).
302 defm : BWWriteResPair<WriteFRcpY, [BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal estimate (YMM/ZMM).
303 defm : X86WriteResPairUnsupported<WriteFRcpZ>;
305 defm : BWWriteResPair<WriteFRsqrt, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate.
306 defm : BWWriteResPair<WriteFRsqrtX,[BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate (XMM).
307 defm : BWWriteResPair<WriteFRsqrtY,[BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal square root estimate (YMM/ZMM).
308 defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
310 defm : X86WriteRes<WriteFSqrt, [BWPort0,BWFPDivider], 11, [1,4], 1>; // Floating point square root.
311 defm : X86WriteRes<WriteFSqrtLd, [BWPort0,BWPort23,BWFPDivider], 16, [1,1,7], 2>;
312 defm : BWWriteResPair<WriteFSqrtX, [BWPort0,BWFPDivider], 11, [1,7], 1, 5>; // Floating point square root (XMM).
313 defm : BWWriteResPair<WriteFSqrtY, [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (YMM).
314 defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
315 defm : X86WriteRes<WriteFSqrt64, [BWPort0,BWFPDivider], 16, [1,8], 1>; // Floating point double square root.
316 defm : X86WriteRes<WriteFSqrt64Ld, [BWPort0,BWPort23,BWFPDivider], 21, [1,1,14], 2>;
317 defm : BWWriteResPair<WriteFSqrt64X, [BWPort0,BWFPDivider], 16, [1,14],1, 5>; // Floating point double square root (XMM).
318 defm : BWWriteResPair<WriteFSqrt64Y, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (YMM).
319 defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
320 defm : BWWriteResPair<WriteFSqrt80, [BWPort0,BWFPDivider], 23, [1,9]>; // Floating point long double square root.
322 defm : BWWriteResPair<WriteFMA, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add.
323 defm : BWWriteResPair<WriteFMAX, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add (XMM).
324 defm : BWWriteResPair<WriteFMAY, [BWPort01], 5, [1], 1, 6>; // Fused Multiply Add (YMM/ZMM).
325 defm : X86WriteResPairUnsupported<WriteFMAZ>;
326 defm : BWWriteResPair<WriteDPPD, [BWPort0,BWPort1,BWPort5], 9, [1,1,1], 3, 5>; // Floating point double dot product.
327 defm : BWWriteResPair<WriteDPPS, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 5>; // Floating point single dot product.
328 defm : BWWriteResPair<WriteDPPSY, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 6>; // Floating point single dot product (YMM).
329 defm : BWWriteResPair<WriteFSign, [BWPort5], 1>; // Floating point fabs/fchs.
330 defm : X86WriteRes<WriteFRnd, [BWPort23], 6, [1], 1>; // Floating point rounding.
331 defm : X86WriteRes<WriteFRndY, [BWPort23], 6, [1], 1>; // Floating point rounding (YMM/ZMM).
332 defm : X86WriteResPairUnsupported<WriteFRndZ>;
333 defm : X86WriteRes<WriteFRndLd, [BWPort1,BWPort23], 11, [2,1], 3>;
334 defm : X86WriteRes<WriteFRndYLd, [BWPort1,BWPort23], 12, [2,1], 3>;
335 defm : BWWriteResPair<WriteFLogic, [BWPort5], 1, [1], 1, 5>; // Floating point and/or/xor logicals.
336 defm : BWWriteResPair<WriteFLogicY, [BWPort5], 1, [1], 1, 6>; // Floating point and/or/xor logicals (YMM/ZMM).
337 defm : X86WriteResPairUnsupported<WriteFLogicZ>;
338 defm : BWWriteResPair<WriteFTest, [BWPort0], 1, [1], 1, 5>; // Floating point TEST instructions.
339 defm : BWWriteResPair<WriteFTestY, [BWPort0], 1, [1], 1, 6>; // Floating point TEST instructions (YMM/ZMM).
340 defm : X86WriteResPairUnsupported<WriteFTestZ>;
341 defm : BWWriteResPair<WriteFShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector shuffles.
342 defm : BWWriteResPair<WriteFShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector shuffles (YMM/ZMM).
343 defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
344 defm : BWWriteResPair<WriteFVarShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector variable shuffles.
345 defm : BWWriteResPair<WriteFVarShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles.
346 defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
347 defm : BWWriteResPair<WriteFBlend, [BWPort015], 1, [1], 1, 5>; // Floating point vector blends.
348 defm : BWWriteResPair<WriteFBlendY, [BWPort015], 1, [1], 1, 6>; // Floating point vector blends.
349 defm : X86WriteResPairUnsupported<WriteFBlendZ>;
350 defm : BWWriteResPair<WriteFShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector shuffles.
351 defm : BWWriteResPair<WriteFVarShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector variable shuffles.
352 defm : BWWriteResPair<WriteFVarBlend, [BWPort5], 2, [2], 2, 5>; // Fp vector variable blends.
353 defm : BWWriteResPair<WriteFVarBlendY, [BWPort5], 2, [2], 2, 6>; // Fp vector variable blends.
354 defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
356 // FMA Scheduling helper class.
357 // class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
359 // Conversion between integer and float.
360 defm : BWWriteResPair<WriteCvtSS2I, [BWPort1,BWPort0], 4, [1,1], 2, 5>;
361 defm : BWWriteResPair<WriteCvtPS2I, [BWPort1], 3, [1], 1, 5>;
362 defm : BWWriteResPair<WriteCvtPS2IY, [BWPort1], 3, [1], 1, 6>;
363 defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
364 defm : BWWriteResPair<WriteCvtSD2I, [BWPort1,BWPort0], 4, [1,1], 2, 5>;
365 defm : BWWriteResPair<WriteCvtPD2I, [BWPort1,BWPort5], 4, [1,1], 2, 5>;
366 defm : BWWriteResPair<WriteCvtPD2IY, [BWPort1,BWPort5], 6, [1,1], 2, 6>;
367 defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
369 defm : X86WriteRes<WriteCvtI2SS, [BWPort1,BWPort5], 4, [1,1], 2>;
370 defm : X86WriteRes<WriteCvtI2SSLd, [BWPort1,BWPort23], 9, [1,1], 2>;
371 defm : BWWriteResPair<WriteCvtI2PS, [BWPort1], 3>;
372 defm : BWWriteResPair<WriteCvtI2PSY, [BWPort1], 3, [1], 1, 6>;
373 defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
374 defm : X86WriteRes<WriteCvtI2SD, [BWPort1,BWPort5], 4, [1,1], 2>;
375 defm : X86WriteRes<WriteCvtI2SDLd, [BWPort1,BWPort23], 9, [1,1], 2>;
376 defm : BWWriteResPair<WriteCvtI2PD, [BWPort1,BWPort5], 4, [1,1], 2, 5>;
377 defm : BWWriteResPair<WriteCvtI2PDY, [BWPort1,BWPort5], 6, [1,1], 2, 5>;
378 defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
380 defm : X86WriteRes<WriteCvtSS2SD, [BWPort0,BWPort5], 2, [1,1], 2>;
381 defm : X86WriteRes<WriteCvtSS2SDLd, [BWPort0,BWPort23], 6, [1,1], 2>;
382 defm : X86WriteRes<WriteCvtPS2PD, [BWPort0,BWPort5], 2, [1,1], 2>;
383 defm : X86WriteRes<WriteCvtPS2PDLd, [BWPort0,BWPort23], 6, [1,1], 2>;
384 defm : BWWriteResPair<WriteCvtPS2PDY, [BWPort0,BWPort5], 4, [1,1], 2, 5>;
385 defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
386 defm : BWWriteResPair<WriteCvtSD2SS, [BWPort1,BWPort5], 4, [1,1], 2, 5>;
387 defm : BWWriteResPair<WriteCvtPD2PS, [BWPort1,BWPort5], 4, [1,1], 2, 5>;
388 defm : BWWriteResPair<WriteCvtPD2PSY, [BWPort1,BWPort5], 6, [1,1], 2, 6>;
389 defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
391 defm : X86WriteRes<WriteCvtPH2PS, [BWPort0,BWPort5], 2, [1,1], 2>;
392 defm : X86WriteRes<WriteCvtPH2PSY, [BWPort0,BWPort5], 2, [1,1], 2>;
393 defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
394 defm : X86WriteRes<WriteCvtPH2PSLd, [BWPort0,BWPort23], 6, [1,1], 2>;
395 defm : X86WriteRes<WriteCvtPH2PSYLd, [BWPort0,BWPort23], 6, [1,1], 2>;
396 defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
398 defm : X86WriteRes<WriteCvtPS2PH, [BWPort1,BWPort5], 4, [1,1], 2>;
399 defm : X86WriteRes<WriteCvtPS2PHY, [BWPort1,BWPort5], 6, [1,1], 2>;
400 defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
401 defm : X86WriteRes<WriteCvtPS2PHSt, [BWPort1,BWPort4,BWPort237], 5, [1,1,1], 3>;
402 defm : X86WriteRes<WriteCvtPS2PHYSt, [BWPort1,BWPort4,BWPort237], 7, [1,1,1], 3>;
403 defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
405 // Vector integer operations.
406 defm : X86WriteRes<WriteVecLoad, [BWPort23], 5, [1], 1>;
407 defm : X86WriteRes<WriteVecLoadX, [BWPort23], 5, [1], 1>;
408 defm : X86WriteRes<WriteVecLoadY, [BWPort23], 6, [1], 1>;
409 defm : X86WriteRes<WriteVecLoadNT, [BWPort23], 5, [1], 1>;
410 defm : X86WriteRes<WriteVecLoadNTY, [BWPort23], 6, [1], 1>;
411 defm : X86WriteRes<WriteVecMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
412 defm : X86WriteRes<WriteVecMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
413 defm : X86WriteRes<WriteVecStore, [BWPort237,BWPort4], 1, [1,1], 2>;
414 defm : X86WriteRes<WriteVecStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
415 defm : X86WriteRes<WriteVecStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
416 defm : X86WriteRes<WriteVecStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
417 defm : X86WriteRes<WriteVecStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
418 defm : X86WriteRes<WriteVecMaskedStore32, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
419 defm : X86WriteRes<WriteVecMaskedStore32Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
420 defm : X86WriteRes<WriteVecMaskedStore64, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
421 defm : X86WriteRes<WriteVecMaskedStore64Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
422 defm : X86WriteRes<WriteVecMove, [BWPort015], 1, [1], 1>;
423 defm : X86WriteRes<WriteVecMoveX, [BWPort015], 1, [1], 1>;
424 defm : X86WriteRes<WriteVecMoveY, [BWPort015], 1, [1], 1>;
425 defm : X86WriteResUnsupported<WriteVecMoveZ>;
426 defm : X86WriteRes<WriteVecMoveToGpr, [BWPort0], 1, [1], 1>;
427 defm : X86WriteRes<WriteVecMoveFromGpr, [BWPort5], 1, [1], 1>;
429 defm : BWWriteResPair<WriteVecLogic, [BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
430 defm : BWWriteResPair<WriteVecLogicX,[BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
431 defm : BWWriteResPair<WriteVecLogicY,[BWPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (YMM/ZMM).
432 defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
433 defm : BWWriteResPair<WriteVecTest, [BWPort0,BWPort5], 2, [1,1], 2, 5>; // Vector integer TEST instructions.
434 defm : BWWriteResPair<WriteVecTestY, [BWPort0,BWPort5], 4, [1,1], 2, 6>; // Vector integer TEST instructions (YMM/ZMM).
435 defm : X86WriteResPairUnsupported<WriteVecTestZ>;
436 defm : BWWriteResPair<WriteVecALU, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
437 defm : BWWriteResPair<WriteVecALUX, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
438 defm : BWWriteResPair<WriteVecALUY, [BWPort15], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (YMM/ZMM).
439 defm : X86WriteResPairUnsupported<WriteVecALUZ>;
440 defm : BWWriteResPair<WriteVecIMul, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
441 defm : BWWriteResPair<WriteVecIMulX, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
442 defm : BWWriteResPair<WriteVecIMulY, [BWPort0], 5, [1], 1, 6>; // Vector integer multiply.
443 defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
444 defm : BWWriteResPair<WritePMULLD, [BWPort0], 10, [2], 2, 5>; // Vector PMULLD.
445 defm : BWWriteResPair<WritePMULLDY, [BWPort0], 10, [2], 2, 6>; // Vector PMULLD (YMM/ZMM).
446 defm : X86WriteResPairUnsupported<WritePMULLDZ>;
447 defm : BWWriteResPair<WriteShuffle, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
448 defm : BWWriteResPair<WriteShuffleX, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
449 defm : BWWriteResPair<WriteShuffleY, [BWPort5], 1, [1], 1, 6>; // Vector shuffles (YMM/ZMM).
450 defm : X86WriteResPairUnsupported<WriteShuffleZ>;
451 defm : BWWriteResPair<WriteVarShuffle, [BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
452 defm : BWWriteResPair<WriteVarShuffleX,[BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
453 defm : BWWriteResPair<WriteVarShuffleY,[BWPort5], 1, [1], 1, 6>; // Vector variable shuffles (YMM/ZMM).
454 defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
455 defm : BWWriteResPair<WriteBlend, [BWPort5], 1, [1], 1, 5>; // Vector blends.
456 defm : BWWriteResPair<WriteBlendY, [BWPort5], 1, [1], 1, 6>; // Vector blends (YMM/ZMM).
457 defm : X86WriteResPairUnsupported<WriteBlendZ>;
458 defm : BWWriteResPair<WriteShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector shuffles.
459 defm : BWWriteResPair<WriteVPMOV256, [BWPort5], 3, [1], 1, 6>; // 256-bit width packed vector width-changing move.
460 defm : BWWriteResPair<WriteVarShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector variable shuffles.
461 defm : BWWriteResPair<WriteVarBlend, [BWPort5], 2, [2], 2, 5>; // Vector variable blends.
462 defm : BWWriteResPair<WriteVarBlendY, [BWPort5], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
463 defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
464 defm : BWWriteResPair<WriteMPSAD, [BWPort0, BWPort5], 7, [1, 2], 3, 5>; // Vector MPSAD.
465 defm : BWWriteResPair<WriteMPSADY, [BWPort0, BWPort5], 7, [1, 2], 3, 6>; // Vector MPSAD.
466 defm : X86WriteResPairUnsupported<WriteMPSADZ>;
467 defm : BWWriteResPair<WritePSADBW, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
468 defm : BWWriteResPair<WritePSADBWX, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
469 defm : BWWriteResPair<WritePSADBWY, [BWPort0], 5, [1], 1, 6>; // Vector PSADBW (YMM/ZMM).
470 defm : X86WriteResPairUnsupported<WritePSADBWZ>;
471 defm : BWWriteResPair<WritePHMINPOS, [BWPort0], 5>; // Vector PHMINPOS.
473 // Vector integer shifts.
474 defm : BWWriteResPair<WriteVecShift, [BWPort0], 1, [1], 1, 5>;
475 defm : BWWriteResPair<WriteVecShiftX, [BWPort0,BWPort5], 2, [1,1], 2, 5>;
476 defm : X86WriteRes<WriteVecShiftY, [BWPort0,BWPort5], 4, [1,1], 2>;
477 defm : X86WriteRes<WriteVecShiftYLd, [BWPort0,BWPort23], 7, [1,1], 2>;
478 defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
480 defm : BWWriteResPair<WriteVecShiftImm, [BWPort0], 1, [1], 1, 5>;
481 defm : BWWriteResPair<WriteVecShiftImmX, [BWPort0], 1, [1], 1, 5>; // Vector integer immediate shifts (XMM).
482 defm : BWWriteResPair<WriteVecShiftImmY, [BWPort0], 1, [1], 1, 6>; // Vector integer immediate shifts (YMM/ZMM).
483 defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
484 defm : BWWriteResPair<WriteVarVecShift, [BWPort0, BWPort5], 3, [2,1], 3, 5>; // Variable vector shifts.
485 defm : BWWriteResPair<WriteVarVecShiftY, [BWPort0, BWPort5], 3, [2,1], 3, 6>; // Variable vector shifts (YMM/ZMM).
486 defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
488 // Vector insert/extract operations.
489 def : WriteRes<WriteVecInsert, [BWPort5]> {
492 let ReleaseAtCycles = [2];
494 def : WriteRes<WriteVecInsertLd, [BWPort5,BWPort23]> {
499 def : WriteRes<WriteVecExtract, [BWPort0,BWPort5]> {
503 def : WriteRes<WriteVecExtractSt, [BWPort4,BWPort5,BWPort237]> {
508 // String instructions.
510 // Packed Compare Implicit Length Strings, Return Mask
511 def : WriteRes<WritePCmpIStrM, [BWPort0]> {
514 let ReleaseAtCycles = [3];
516 def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
519 let ReleaseAtCycles = [3,1];
522 // Packed Compare Explicit Length Strings, Return Mask
523 def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort5, BWPort015, BWPort0156]> {
526 let ReleaseAtCycles = [4,3,1,1];
528 def : WriteRes<WritePCmpEStrMLd, [BWPort0, BWPort5, BWPort23, BWPort015, BWPort0156]> {
530 let NumMicroOps = 10;
531 let ReleaseAtCycles = [4,3,1,1,1];
534 // Packed Compare Implicit Length Strings, Return Index
535 def : WriteRes<WritePCmpIStrI, [BWPort0]> {
538 let ReleaseAtCycles = [3];
540 def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
543 let ReleaseAtCycles = [3,1];
546 // Packed Compare Explicit Length Strings, Return Index
547 def : WriteRes<WritePCmpEStrI, [BWPort0, BWPort5, BWPort0156]> {
550 let ReleaseAtCycles = [4,3,1];
552 def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort5, BWPort23, BWPort0156]> {
555 let ReleaseAtCycles = [4,3,1,1];
558 // MOVMSK Instructions.
559 def : WriteRes<WriteFMOVMSK, [BWPort0]> { let Latency = 3; }
560 def : WriteRes<WriteVecMOVMSK, [BWPort0]> { let Latency = 3; }
561 def : WriteRes<WriteVecMOVMSKY, [BWPort0]> { let Latency = 3; }
562 def : WriteRes<WriteMMXMOVMSK, [BWPort0]> { let Latency = 1; }
565 def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
568 let ReleaseAtCycles = [1];
570 def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
573 let ReleaseAtCycles = [1,1];
576 def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
579 let ReleaseAtCycles = [2];
581 def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
584 let ReleaseAtCycles = [2,1];
587 def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5, BWPort015]> { // Key Generation.
589 let NumMicroOps = 11;
590 let ReleaseAtCycles = [2,7,2];
592 def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23, BWPort015]> {
594 let NumMicroOps = 11;
595 let ReleaseAtCycles = [2,7,1,1];
598 // Carry-less multiplication instructions.
599 defm : BWWriteResPair<WriteCLMul, [BWPort0], 5>;
601 def : WriteRes<WriteLDMXCSR, [BWPort0,BWPort23,BWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ReleaseAtCycles = [1,1,1]; }
602 def : WriteRes<WriteSTMXCSR, [BWPort4,BWPort5,BWPort237]> { let Latency = 2; let NumMicroOps = 3; let ReleaseAtCycles = [1,1,1]; }
604 // Catch-all for expensive system instructions.
605 def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; }
607 // Old microcoded instructions that nobody use.
608 def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; }
610 // Fence instructions.
611 def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
613 // Nop, not very useful expect it provides a model for nops!
614 def : WriteRes<WriteNop, []>;
616 ////////////////////////////////////////////////////////////////////////////////
617 // Horizontal add/sub instructions.
618 ////////////////////////////////////////////////////////////////////////////////
620 defm : BWWriteResPair<WriteFHAdd, [BWPort1,BWPort5], 5, [1,2], 3, 5>;
621 defm : BWWriteResPair<WriteFHAddY, [BWPort1,BWPort5], 5, [1,2], 3, 6>;
622 defm : BWWriteResPair<WritePHAdd, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
623 defm : BWWriteResPair<WritePHAddX, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
624 defm : BWWriteResPair<WritePHAddY, [BWPort5,BWPort15], 3, [2,1], 3, 6>;
628 def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
631 let ReleaseAtCycles = [1];
633 def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQ(Y?)rr",
636 def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
639 let ReleaseAtCycles = [1];
641 def: InstRW<[BWWriteResGroup2], (instregex "COM(P?)_FST0r",
644 def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
647 let ReleaseAtCycles = [1];
649 def: InstRW<[BWWriteResGroup3], (instrs MMX_MOVQ2DQrr)>;
651 def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
654 let ReleaseAtCycles = [1];
656 def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
658 def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
661 let ReleaseAtCycles = [1];
663 def: InstRW<[BWWriteResGroup5], (instrs FINCSTP, FNOP)>;
665 def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
668 let ReleaseAtCycles = [1];
670 def: InstRW<[BWWriteResGroup6], (instrs CDQ, CQO)>;
672 def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
675 let ReleaseAtCycles = [1];
677 def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr")>;
679 def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
682 let ReleaseAtCycles = [1];
684 def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDD(Y?)rri")>;
686 def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
689 let ReleaseAtCycles = [1];
691 def: InstRW<[BWWriteResGroup9], (instrs SGDT64m,
697 def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
700 let ReleaseAtCycles = [1,1];
702 def: InstRW<[BWWriteResGroup10], (instrs FBSTPm)>;
703 def: InstRW<[BWWriteResGroup10], (instregex "ST_FP(32|64|80)m")>;
705 def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
708 let ReleaseAtCycles = [2];
710 def: InstRW<[BWWriteResGroup12], (instrs FDECSTP)>;
712 def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
715 let ReleaseAtCycles = [2];
717 def: InstRW<[BWWriteResGroup14], (instrs LFENCE,
722 def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
725 let ReleaseAtCycles = [1,1];
727 def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
729 def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
732 let ReleaseAtCycles = [1,1];
734 def: InstRW<[BWWriteResGroup17], (instrs MMX_MOVDQ2Qrr)>;
736 def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
739 let ReleaseAtCycles = [1,1];
741 def: InstRW<[BWWriteResGroup18], (instrs SFENCE)>;
743 def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
746 let ReleaseAtCycles = [1,1];
748 def: InstRW<[BWWriteResGroup20], (instrs CWD,
753 ADC64i32, SBB64i32)>;
755 def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
758 let ReleaseAtCycles = [1,1,1];
760 def: InstRW<[BWWriteResGroup22], (instrs FNSTCW16m)>;
762 def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
765 let ReleaseAtCycles = [1,1,1];
767 def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
769 def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
772 let ReleaseAtCycles = [1,1,1];
774 def: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8,
775 STOSB, STOSL, STOSQ, STOSW)>;
776 def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr")>;
778 def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
781 let ReleaseAtCycles = [1];
783 def: InstRW<[BWWriteResGroup27], (instregex "P(DEP|EXT)(32|64)rr")>;
785 def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
788 let ReleaseAtCycles = [1];
790 def: InstRW<[BWWriteResGroup28], (instrs VPBROADCASTBrr,
793 def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
796 let ReleaseAtCycles = [2,1];
798 def: InstRW<[BWWriteResGroup33], (instrs MMX_PACKSSDWrr,
802 def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
805 let ReleaseAtCycles = [1,2];
807 def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
809 def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
812 let ReleaseAtCycles = [1,2];
814 def: InstRW<[BWWriteResGroup35], (instrs RCL8r1, RCL16r1, RCL32r1, RCL64r1,
815 RCR8r1, RCR16r1, RCR32r1, RCR64r1)>;
817 def BWWriteResGroup36 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
820 let ReleaseAtCycles = [2,4,2];
822 def: InstRW<[BWWriteResGroup36], (instrs RCR8ri, RCR16ri, RCR32ri, RCR64ri)>;
824 def BWWriteResGroup36b : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
827 let ReleaseAtCycles = [2,4,2];
829 def: InstRW<[BWWriteResGroup36b], (instrs RCL8ri, RCL16ri, RCL32ri, RCL64ri)>;
831 def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
834 let ReleaseAtCycles = [1,1,1,1];
836 def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
838 def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
841 let ReleaseAtCycles = [1,1,1,1];
843 def: InstRW<[BWWriteResGroup38], (instrs CALL64pcrel32)>;
846 def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
849 let ReleaseAtCycles = [1,1];
851 def: InstRW<[BWWriteResGroup41], (instrs FNSTSW16r)>;
853 def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
856 let ReleaseAtCycles = [1,1];
858 def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVT(T?)PS2PIrr")>;
860 def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
863 let ReleaseAtCycles = [1,1,1];
865 def: InstRW<[BWWriteResGroup43], (instrs FNSTSWm)>;
867 def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
870 let ReleaseAtCycles = [1,1,1];
872 def: InstRW<[BWWriteResGroup44], (instregex "IST(T?)_FP(16|32|64)m",
875 def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
878 let ReleaseAtCycles = [4];
880 def: InstRW<[BWWriteResGroup45], (instrs FNCLEX)>;
882 def BWWriteResGroup46 : SchedWriteRes<[]> {
885 let ReleaseAtCycles = [];
887 def: InstRW<[BWWriteResGroup46], (instrs VZEROUPPER)>;
889 def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
892 let ReleaseAtCycles = [1];
894 def: InstRW<[BWWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
896 def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
899 let ReleaseAtCycles = [1];
901 def: InstRW<[BWWriteResGroup49], (instrs VBROADCASTSSrm,
902 VMOVDDUPrm, MOVDDUPrm,
903 VMOVSHDUPrm, MOVSHDUPrm,
904 VMOVSLDUPrm, MOVSLDUPrm,
908 def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
911 let ReleaseAtCycles = [1,2];
913 def: InstRW<[BWWriteResGroup50], (instregex "(V?)CVTSI642SSrr")>;
915 def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
918 let ReleaseAtCycles = [1,1,1];
920 def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
922 def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
925 let ReleaseAtCycles = [1,4];
927 def: InstRW<[BWWriteResGroup54], (instrs PAUSE)>;
929 def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
932 let ReleaseAtCycles = [1,4];
934 def: InstRW<[BWWriteResGroup55], (instrs XSETBV)>;
936 def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
939 let ReleaseAtCycles = [1,1,4];
941 def: InstRW<[BWWriteResGroup57], (instregex "PUSHF(16|64)")>;
943 def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
946 let ReleaseAtCycles = [1];
948 def: InstRW<[BWWriteResGroup58], (instregex "LD_F(32|64|80)m")>;
949 def: InstRW<[BWWriteResGroup58], (instrs VBROADCASTF128rm,
959 def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
962 let ReleaseAtCycles = [1,1];
964 def: InstRW<[BWWriteResGroup59], (instrs VPSLLVQrm, VPSRLVQrm)>;
966 def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
969 let ReleaseAtCycles = [1,1];
971 def: InstRW<[BWWriteResGroup62], (instrs FARJMP64m)>;
972 def: InstRW<[BWWriteResGroup62], (instregex "JMP(16|32|64)m")>;
974 def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
977 let ReleaseAtCycles = [1,1];
979 def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm",
980 "MOVBE(16|32|64)rm")>;
982 def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
985 let ReleaseAtCycles = [1,1];
987 def: InstRW<[BWWriteResGroup65], (instrs VINSERTF128rm,
991 def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
994 let ReleaseAtCycles = [1,1];
996 def: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>;
997 def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
999 def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
1001 let NumMicroOps = 4;
1002 let ReleaseAtCycles = [1,1,1,1];
1004 def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
1006 def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1008 let NumMicroOps = 4;
1009 let ReleaseAtCycles = [1,1,1,1];
1011 def: InstRW<[BWWriteResGroup69], (instregex "SAR(8|16|32|64)m(1|i)",
1012 "SHL(8|16|32|64)m(1|i)",
1013 "SHR(8|16|32|64)m(1|i)")>;
1015 def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1017 let NumMicroOps = 4;
1018 let ReleaseAtCycles = [1,1,1,1];
1020 def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm",
1021 "PUSH(16|32|64)rmm")>;
1023 def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
1025 let NumMicroOps = 6;
1026 let ReleaseAtCycles = [1,5];
1028 def: InstRW<[BWWriteResGroup71], (instrs STD)>;
1030 def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
1032 let NumMicroOps = 2;
1033 let ReleaseAtCycles = [1,1];
1035 def: InstRW<[BWWriteResGroup73], (instrs VPSLLVQYrm,
1038 def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
1040 let NumMicroOps = 2;
1041 let ReleaseAtCycles = [1,1];
1043 def: InstRW<[BWWriteResGroup74], (instregex "FCOM(P?)(32|64)m")>;
1045 def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
1047 let NumMicroOps = 2;
1048 let ReleaseAtCycles = [1,1];
1050 def: InstRW<[BWWriteResGroup77], (instrs VPBLENDDYrmi)>;
1052 def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
1054 let NumMicroOps = 3;
1055 let ReleaseAtCycles = [2,1];
1057 def: InstRW<[BWWriteResGroup79], (instrs MMX_PACKSSDWrm,
1061 def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
1063 let NumMicroOps = 3;
1064 let ReleaseAtCycles = [1,2];
1066 def: InstRW<[BWWriteResGroup80], (instrs LEAVE, LEAVE64,
1067 SCASB, SCASL, SCASQ, SCASW)>;
1069 def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
1071 let NumMicroOps = 3;
1072 let ReleaseAtCycles = [1,1,1];
1074 def: InstRW<[BWWriteResGroup82], (instrs FLDCW16m)>;
1076 def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1078 let NumMicroOps = 3;
1079 let ReleaseAtCycles = [1,1,1];
1081 def: InstRW<[BWWriteResGroup84], (instrs LRET64, RET64)>;
1083 def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1085 let NumMicroOps = 5;
1086 let ReleaseAtCycles = [1,1,1,2];
1088 def: InstRW<[BWWriteResGroup87], (instregex "ROL(8|16|32|64)m(1|i)",
1089 "ROR(8|16|32|64)m(1|i)")>;
1091 def BWWriteResGroup87_1 : SchedWriteRes<[BWPort06]> {
1093 let NumMicroOps = 2;
1094 let ReleaseAtCycles = [2];
1096 def: InstRW<[BWWriteResGroup87_1], (instrs ROL8r1, ROL16r1, ROL32r1, ROL64r1,
1097 ROR8r1, ROR16r1, ROR32r1, ROR64r1)>;
1099 def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1101 let NumMicroOps = 5;
1102 let ReleaseAtCycles = [1,1,1,2];
1104 def: InstRW<[BWWriteResGroup88], (instregex "XADD(8|16|32|64)rm")>;
1106 def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1108 let NumMicroOps = 5;
1109 let ReleaseAtCycles = [1,1,1,1,1];
1111 def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m")>;
1112 def: InstRW<[BWWriteResGroup89], (instrs FARCALL64m)>;
1114 def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
1116 let NumMicroOps = 7;
1117 let ReleaseAtCycles = [2,2,1,2];
1119 def: InstRW<[BWWriteResGroup90], (instrs LOOP)>;
1121 def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
1123 let NumMicroOps = 2;
1124 let ReleaseAtCycles = [1,1];
1126 def: InstRW<[BWWriteResGroup91], (instregex "P(DEP|EXT)(32|64)rm")>;
1128 def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
1130 let NumMicroOps = 2;
1131 let ReleaseAtCycles = [1,1];
1133 def: InstRW<[BWWriteResGroup92], (instrs VPMOVSXBDYrm,
1141 def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1143 let NumMicroOps = 5;
1144 let ReleaseAtCycles = [1,1,1,2];
1146 def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m(1|i)",
1147 "RCR(8|16|32|64)m(1|i)")>;
1149 def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1151 let NumMicroOps = 6;
1152 let ReleaseAtCycles = [1,1,1,3];
1154 def: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>;
1156 def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1158 let NumMicroOps = 6;
1159 let ReleaseAtCycles = [1,1,1,2,1];
1161 def : SchedAlias<WriteADCRMW, BWWriteResGroup100>;
1162 def: InstRW<[BWWriteResGroup100], (instregex "ROL(8|16|32|64)mCL",
1163 "ROR(8|16|32|64)mCL",
1164 "SAR(8|16|32|64)mCL",
1165 "SHL(8|16|32|64)mCL",
1166 "SHR(8|16|32|64)mCL")>;
1168 def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
1170 let NumMicroOps = 2;
1171 let ReleaseAtCycles = [1,1];
1173 def: InstRW<[BWWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1174 "ILD_F(16|32|64)m")>;
1176 def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
1178 let NumMicroOps = 3;
1179 let ReleaseAtCycles = [1,1,1];
1181 def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTB(Y?)rm",
1182 "VPBROADCASTW(Y?)rm")>;
1184 def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1186 let NumMicroOps = 5;
1187 let ReleaseAtCycles = [1,1,3];
1189 def: InstRW<[BWWriteResGroup112], (instrs RDRAND16r, RDRAND32r, RDRAND64r)>;
1191 def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1193 let NumMicroOps = 5;
1194 let ReleaseAtCycles = [1,2,1,1];
1196 def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm",
1197 "LSL(16|32|64)rm")>;
1199 def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
1201 let NumMicroOps = 2;
1202 let ReleaseAtCycles = [1,1];
1204 def: InstRW<[BWWriteResGroup115], (instregex "(V?)PCMPGTQrm")>;
1206 def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
1208 let NumMicroOps = 3;
1209 let ReleaseAtCycles = [2,1];
1211 def: InstRW<[BWWriteResGroup117], (instregex "FICOM(P?)(16|32)m")>;
1213 def BWWriteResGroup122_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1215 let NumMicroOps = 1;
1216 let ReleaseAtCycles = [1,3]; // Really 2.5 cycle throughput
1218 def : SchedAlias<WriteFDiv, BWWriteResGroup122_1>; // TODO - convert to ZnWriteResFpuPair
1220 def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
1222 let NumMicroOps = 2;
1223 let ReleaseAtCycles = [1,1];
1225 def: InstRW<[BWWriteResGroup123], (instregex "MUL_F(32|64)m")>;
1226 def: InstRW<[BWWriteResGroup123], (instrs VPCMPGTQYrm)>;
1228 def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1230 let NumMicroOps = 7;
1231 let ReleaseAtCycles = [2,2,3];
1233 def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL",
1234 "RCR(16|32|64)rCL")>;
1236 def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1238 let NumMicroOps = 9;
1239 let ReleaseAtCycles = [1,4,1,3];
1241 def: InstRW<[BWWriteResGroup132], (instrs RCL8rCL)>;
1243 def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
1245 let NumMicroOps = 11;
1246 let ReleaseAtCycles = [2,9];
1248 def: InstRW<[BWWriteResGroup133], (instrs LOOPE)>;
1249 def: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>;
1251 def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
1253 let NumMicroOps = 3;
1254 let ReleaseAtCycles = [2,1];
1256 def: InstRW<[BWWriteResGroup135], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
1258 def BWWriteResGroup139_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1260 let NumMicroOps = 1;
1261 let ReleaseAtCycles = [1,4];
1263 def : SchedAlias<WriteFDiv64, BWWriteResGroup139_1>; // TODO - convert to ZnWriteResFpuPair
1265 def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1267 let NumMicroOps = 3;
1268 let ReleaseAtCycles = [1,1,1];
1270 def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI(16|32)m")>;
1272 def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1274 let NumMicroOps = 8;
1275 let ReleaseAtCycles = [2,2,1,3];
1277 def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
1279 def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1281 let NumMicroOps = 10;
1282 let ReleaseAtCycles = [2,3,1,4];
1284 def: InstRW<[BWWriteResGroup145], (instrs RCR8rCL)>;
1286 def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
1288 let NumMicroOps = 12;
1289 let ReleaseAtCycles = [2,1,4,5];
1291 def: InstRW<[BWWriteResGroup146], (instrs XCH_F)>;
1293 def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
1295 let NumMicroOps = 1;
1296 let ReleaseAtCycles = [1];
1298 def: InstRW<[BWWriteResGroup147], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
1300 def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1302 let NumMicroOps = 10;
1303 let ReleaseAtCycles = [1,1,1,4,1,2];
1305 def: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>;
1307 def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
1309 let NumMicroOps = 2;
1310 let ReleaseAtCycles = [1,1,5];
1312 def : SchedAlias<WriteFDivLd, BWWriteResGroup150>; // TODO - convert to ZnWriteResFpuPair
1314 def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1316 let NumMicroOps = 14;
1317 let ReleaseAtCycles = [1,1,1,4,2,5];
1319 def: InstRW<[BWWriteResGroup153], (instrs CMPXCHG8B)>;
1321 def BWWriteResGroup154 : SchedWriteRes<[BWPort5,BWPort6]> {
1323 let NumMicroOps = 20;
1324 let ReleaseAtCycles = [1,1];
1326 def: InstRW<[BWWriteResGroup154], (instrs VZEROALL)>;
1328 def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
1330 let NumMicroOps = 8;
1331 let ReleaseAtCycles = [1,1,1,5];
1333 def: InstRW<[BWWriteResGroup159], (instrs CPUID)>;
1334 def: InstRW<[BWWriteResGroup159], (instrs RDTSC)>;
1336 def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1338 let NumMicroOps = 11;
1339 let ReleaseAtCycles = [2,1,1,3,1,3];
1341 def: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>;
1343 def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
1345 let NumMicroOps = 2;
1346 let ReleaseAtCycles = [1,1,8];
1348 def : SchedAlias<WriteFDiv64Ld, BWWriteResGroup161>; // TODO - convert to ZnWriteResFpuPair
1350 def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
1352 let NumMicroOps = 1;
1353 let ReleaseAtCycles = [1];
1355 def: InstRW<[BWWriteResGroup165], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
1357 def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1359 let NumMicroOps = 8;
1360 let ReleaseAtCycles = [1,1,1,1,1,1,2];
1362 def: InstRW<[BWWriteResGroup167], (instrs INSB, INSL, INSW)>;
1364 def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
1366 let NumMicroOps = 2;
1367 let ReleaseAtCycles = [1,1];
1369 def: InstRW<[BWWriteResGroup169], (instregex "DIV_F(32|64)m")>;
1371 def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1373 let NumMicroOps = 19;
1374 let ReleaseAtCycles = [2,1,4,1,1,4,6];
1376 def: InstRW<[BWWriteResGroup171], (instrs CMPXCHG16B)>;
1378 def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1380 let NumMicroOps = 18;
1381 let ReleaseAtCycles = [1,1,16];
1383 def: InstRW<[BWWriteResGroup172], (instrs POPF64)>;
1385 def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1387 let NumMicroOps = 19;
1388 let ReleaseAtCycles = [3,1,15];
1390 def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
1392 def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1394 let NumMicroOps = 3;
1395 let ReleaseAtCycles = [1,1,1];
1397 def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI(16|32)m")>;
1399 def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
1401 let NumMicroOps = 2;
1402 let ReleaseAtCycles = [1,1];
1404 def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F(32|64)m")>;
1406 def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1408 let NumMicroOps = 3;
1409 let ReleaseAtCycles = [1,1,1];
1411 def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI(16|32)m")>;
1413 def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1415 let NumMicroOps = 7;
1416 let ReleaseAtCycles = [1,3,2,1];
1418 def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERDPDrm, VPGATHERDQrm,
1419 VGATHERQPDrm, VPGATHERQQrm)>;
1421 def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1423 let NumMicroOps = 9;
1424 let ReleaseAtCycles = [1,3,4,1];
1426 def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERDPDYrm, VPGATHERDQYrm,
1427 VGATHERQPDYrm, VPGATHERQQYrm)>;
1429 def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1431 let NumMicroOps = 9;
1432 let ReleaseAtCycles = [1,5,2,1];
1434 def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSrm, VPGATHERQDrm)>;
1436 def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1438 let NumMicroOps = 10;
1439 let ReleaseAtCycles = [1,4,4,1];
1441 def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPSrm, VPGATHERDDrm,
1442 VGATHERQPSYrm, VPGATHERQDYrm)>;
1444 def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1446 let NumMicroOps = 14;
1447 let ReleaseAtCycles = [1,4,8,1];
1449 def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPSYrm, VPGATHERDDYrm)>;
1451 def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1453 let NumMicroOps = 27;
1454 let ReleaseAtCycles = [1,5,1,1,19];
1456 def: InstRW<[BWWriteResGroup185], (instrs XSAVE64)>;
1458 def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1460 let NumMicroOps = 28;
1461 let ReleaseAtCycles = [1,6,1,1,19];
1463 def: InstRW<[BWWriteResGroup186], (instrs XSAVE)>;
1464 def: InstRW<[BWWriteResGroup186], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
1466 def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
1468 let NumMicroOps = 23;
1469 let ReleaseAtCycles = [1,5,3,4,10];
1471 def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri",
1474 def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1476 let NumMicroOps = 23;
1477 let ReleaseAtCycles = [1,5,2,1,4,10];
1479 def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir",
1482 def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
1484 let NumMicroOps = 22;
1485 let ReleaseAtCycles = [2,20];
1487 def: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>;
1489 def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
1491 let NumMicroOps = 64;
1492 let ReleaseAtCycles = [2,2,8,1,10,2,39];
1494 def: InstRW<[BWWriteResGroup197], (instrs FLDENVm)>;
1496 def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1498 let NumMicroOps = 88;
1499 let ReleaseAtCycles = [4,4,31,1,2,1,45];
1501 def: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>;
1503 def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1505 let NumMicroOps = 90;
1506 let ReleaseAtCycles = [4,2,33,1,2,1,47];
1508 def: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>;
1510 def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
1512 let NumMicroOps = 15;
1513 let ReleaseAtCycles = [6,3,6];
1515 def: InstRW<[BWWriteResGroup200], (instrs FNINIT)>;
1517 def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
1519 let NumMicroOps = 100;
1520 let ReleaseAtCycles = [9,9,11,8,1,11,21,30];
1522 def: InstRW<[BWWriteResGroup202], (instrs FSTENVm)>;
1524 def: InstRW<[WriteZero], (instrs CLC)>;
1527 // Instruction variants handled by the renamer. These might not need execution
1528 // ports in certain conditions.
1529 // See Agner's Fog "The microarchitecture of Intel, AMD and VIA CPUs",
1530 // section "Haswell and Broadwell Pipeline" > "Register allocation and
1532 // These can be investigated with llvm-exegesis, e.g.
1533 // echo 'pxor %mm0, %mm0' | /tmp/llvm-exegesis -mode=uops -snippets-file=-
1534 // echo 'vxorpd %xmm0, %xmm0, %xmm1' | /tmp/llvm-exegesis -mode=uops -snippets-file=-
1536 def BWWriteZeroLatency : SchedWriteRes<[]> {
1540 def BWWriteZeroIdiom : SchedWriteVariant<[
1541 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1542 SchedVar<NoSchedPred, [WriteALU]>
1544 def : InstRW<[BWWriteZeroIdiom], (instrs SUB32rr, SUB64rr,
1547 def BWWriteFZeroIdiom : SchedWriteVariant<[
1548 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1549 SchedVar<NoSchedPred, [WriteFLogic]>
1551 def : InstRW<[BWWriteFZeroIdiom], (instrs XORPSrr, VXORPSrr, XORPDrr,
1554 def BWWriteFZeroIdiomY : SchedWriteVariant<[
1555 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1556 SchedVar<NoSchedPred, [WriteFLogicY]>
1558 def : InstRW<[BWWriteFZeroIdiomY], (instrs VXORPSYrr, VXORPDYrr)>;
1560 def BWWriteVZeroIdiomLogicX : SchedWriteVariant<[
1561 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1562 SchedVar<NoSchedPred, [WriteVecLogicX]>
1564 def : InstRW<[BWWriteVZeroIdiomLogicX], (instrs PXORrr, VPXORrr)>;
1566 def BWWriteVZeroIdiomLogicY : SchedWriteVariant<[
1567 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1568 SchedVar<NoSchedPred, [WriteVecLogicY]>
1570 def : InstRW<[BWWriteVZeroIdiomLogicY], (instrs VPXORYrr)>;
1572 def BWWriteVZeroIdiomALUX : SchedWriteVariant<[
1573 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1574 SchedVar<NoSchedPred, [WriteVecALUX]>
1576 def : InstRW<[BWWriteVZeroIdiomALUX], (instrs PSUBBrr, VPSUBBrr,
1580 PCMPGTBrr, VPCMPGTBrr,
1581 PCMPGTDrr, VPCMPGTDrr,
1582 PCMPGTWrr, VPCMPGTWrr)>;
1584 def BWWriteVZeroIdiomALUY : SchedWriteVariant<[
1585 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1586 SchedVar<NoSchedPred, [WriteVecALUY]>
1588 def : InstRW<[BWWriteVZeroIdiomALUY], (instrs VPSUBBYrr,
1596 def BWWritePCMPGTQ : SchedWriteRes<[BWPort0]> {
1598 let NumMicroOps = 1;
1599 let ReleaseAtCycles = [1];
1602 def BWWriteVZeroIdiomPCMPGTQ : SchedWriteVariant<[
1603 SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
1604 SchedVar<NoSchedPred, [BWWritePCMPGTQ]>
1606 def : InstRW<[BWWriteVZeroIdiomPCMPGTQ], (instrs PCMPGTQrr, VPCMPGTQrr,
1610 // CMOVs that use both Z and C flag require an extra uop.
1611 def BWWriteCMOVA_CMOVBErr : SchedWriteRes<[BWPort06,BWPort0156]> {
1613 let ReleaseAtCycles = [1,1];
1614 let NumMicroOps = 2;
1617 def BWWriteCMOVA_CMOVBErm : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1619 let ReleaseAtCycles = [1,1,1];
1620 let NumMicroOps = 3;
1623 def BWCMOVA_CMOVBErr : SchedWriteVariant<[
1624 SchedVar<MCSchedPredicate<IsCMOVArr_Or_CMOVBErr>, [BWWriteCMOVA_CMOVBErr]>,
1625 SchedVar<NoSchedPred, [WriteCMOV]>
1628 def BWCMOVA_CMOVBErm : SchedWriteVariant<[
1629 SchedVar<MCSchedPredicate<IsCMOVArm_Or_CMOVBErm>, [BWWriteCMOVA_CMOVBErm]>,
1630 SchedVar<NoSchedPred, [WriteCMOV.Folded]>
1633 def : InstRW<[BWCMOVA_CMOVBErr], (instrs CMOV16rr, CMOV32rr, CMOV64rr)>;
1634 def : InstRW<[BWCMOVA_CMOVBErm], (instrs CMOV16rm, CMOV32rm, CMOV64rm)>;
1636 // SETCCs that use both Z and C flag require an extra uop.
1637 def BWWriteSETA_SETBEr : SchedWriteRes<[BWPort06,BWPort0156]> {
1639 let ReleaseAtCycles = [1,1];
1640 let NumMicroOps = 2;
1643 def BWWriteSETA_SETBEm : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
1645 let ReleaseAtCycles = [1,1,1,1];
1646 let NumMicroOps = 4;
1649 def BWSETA_SETBErr : SchedWriteVariant<[
1650 SchedVar<MCSchedPredicate<IsSETAr_Or_SETBEr>, [BWWriteSETA_SETBEr]>,
1651 SchedVar<NoSchedPred, [WriteSETCC]>
1654 def BWSETA_SETBErm : SchedWriteVariant<[
1655 SchedVar<MCSchedPredicate<IsSETAm_Or_SETBEm>, [BWWriteSETA_SETBEm]>,
1656 SchedVar<NoSchedPred, [WriteSETCCStore]>
1659 def : InstRW<[BWSETA_SETBErr], (instrs SETCCr)>;
1660 def : InstRW<[BWSETA_SETBErm], (instrs SETCCm)>;
1662 ///////////////////////////////////////////////////////////////////////////////
1663 // Dependency breaking instructions.
1664 ///////////////////////////////////////////////////////////////////////////////
1666 def : IsZeroIdiomFunction<[
1668 DepBreakingClass<[ SUB32rr, SUB64rr, XOR32rr, XOR64rr ], ZeroIdiomPredicate>,
1677 PSUBBrr, PSUBWrr, PSUBDrr, PSUBQrr,
1678 PCMPGTBrr, PCMPGTDrr, PCMPGTQrr, PCMPGTWrr
1679 ], ZeroIdiomPredicate>,
1686 // xmm int variants.
1688 VPSUBBrr, VPSUBWrr, VPSUBDrr, VPSUBQrr,
1689 VPCMPGTBrr, VPCMPGTWrr, VPCMPGTDrr, VPCMPGTQrr,
1692 VXORPSYrr, VXORPDYrr, VPXORYrr,
1693 VPSUBBYrr, VPSUBWYrr, VPSUBDYrr, VPSUBQYrr,
1694 VPCMPGTBYrr, VPCMPGTWYrr, VPCMPGTDYrr, VPCMPGTQYrr
1695 ], ZeroIdiomPredicate>,