[DFAJumpThreading] Remove incoming StartBlock from all phis when unfolding select...
[llvm-project.git] / clang / lib / Driver / ToolChains / Arch / ARM.cpp
blobf1d7aeb555f8bd0974cc5790cd1391d27fa9c5fe
1 //===--- ARM.cpp - ARM (not AArch64) Helpers for Tools ----------*- C++ -*-===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
9 #include "ARM.h"
10 #include "clang/Driver/Driver.h"
11 #include "clang/Driver/DriverDiagnostic.h"
12 #include "clang/Driver/Options.h"
13 #include "llvm/ADT/StringSwitch.h"
14 #include "llvm/Option/ArgList.h"
15 #include "llvm/TargetParser/ARMTargetParser.h"
16 #include "llvm/TargetParser/Host.h"
18 using namespace clang::driver;
19 using namespace clang::driver::tools;
20 using namespace clang;
21 using namespace llvm::opt;
23 // Get SubArch (vN).
24 int arm::getARMSubArchVersionNumber(const llvm::Triple &Triple) {
25 llvm::StringRef Arch = Triple.getArchName();
26 return llvm::ARM::parseArchVersion(Arch);
29 // True if M-profile.
30 bool arm::isARMMProfile(const llvm::Triple &Triple) {
31 llvm::StringRef Arch = Triple.getArchName();
32 return llvm::ARM::parseArchProfile(Arch) == llvm::ARM::ProfileKind::M;
35 // On Arm the endianness of the output file is determined by the target and
36 // can be overridden by the pseudo-target flags '-mlittle-endian'/'-EL' and
37 // '-mbig-endian'/'-EB'. Unlike other targets the flag does not result in a
38 // normalized triple so we must handle the flag here.
39 bool arm::isARMBigEndian(const llvm::Triple &Triple, const ArgList &Args) {
40 if (Arg *A = Args.getLastArg(options::OPT_mlittle_endian,
41 options::OPT_mbig_endian)) {
42 return !A->getOption().matches(options::OPT_mlittle_endian);
45 return Triple.getArch() == llvm::Triple::armeb ||
46 Triple.getArch() == llvm::Triple::thumbeb;
49 // True if A-profile.
50 bool arm::isARMAProfile(const llvm::Triple &Triple) {
51 llvm::StringRef Arch = Triple.getArchName();
52 return llvm::ARM::parseArchProfile(Arch) == llvm::ARM::ProfileKind::A;
55 // Get Arch/CPU from args.
56 void arm::getARMArchCPUFromArgs(const ArgList &Args, llvm::StringRef &Arch,
57 llvm::StringRef &CPU, bool FromAs) {
58 if (const Arg *A = Args.getLastArg(clang::driver::options::OPT_mcpu_EQ))
59 CPU = A->getValue();
60 if (const Arg *A = Args.getLastArg(options::OPT_march_EQ))
61 Arch = A->getValue();
62 if (!FromAs)
63 return;
65 for (const Arg *A :
66 Args.filtered(options::OPT_Wa_COMMA, options::OPT_Xassembler)) {
67 // Use getValues because -Wa can have multiple arguments
68 // e.g. -Wa,-mcpu=foo,-mcpu=bar
69 for (StringRef Value : A->getValues()) {
70 if (Value.startswith("-mcpu="))
71 CPU = Value.substr(6);
72 if (Value.startswith("-march="))
73 Arch = Value.substr(7);
78 // Handle -mhwdiv=.
79 // FIXME: Use ARMTargetParser.
80 static void getARMHWDivFeatures(const Driver &D, const Arg *A,
81 const ArgList &Args, StringRef HWDiv,
82 std::vector<StringRef> &Features) {
83 uint64_t HWDivID = llvm::ARM::parseHWDiv(HWDiv);
84 if (!llvm::ARM::getHWDivFeatures(HWDivID, Features))
85 D.Diag(clang::diag::err_drv_clang_unsupported) << A->getAsString(Args);
88 // Handle -mfpu=.
89 static llvm::ARM::FPUKind getARMFPUFeatures(const Driver &D, const Arg *A,
90 const ArgList &Args, StringRef FPU,
91 std::vector<StringRef> &Features) {
92 llvm::ARM::FPUKind FPUKind = llvm::ARM::parseFPU(FPU);
93 if (!llvm::ARM::getFPUFeatures(FPUKind, Features))
94 D.Diag(clang::diag::err_drv_clang_unsupported) << A->getAsString(Args);
95 return FPUKind;
98 // Decode ARM features from string like +[no]featureA+[no]featureB+...
99 static bool DecodeARMFeatures(const Driver &D, StringRef text, StringRef CPU,
100 llvm::ARM::ArchKind ArchKind,
101 std::vector<StringRef> &Features,
102 llvm::ARM::FPUKind &ArgFPUKind) {
103 SmallVector<StringRef, 8> Split;
104 text.split(Split, StringRef("+"), -1, false);
106 for (StringRef Feature : Split) {
107 if (!appendArchExtFeatures(CPU, ArchKind, Feature, Features, ArgFPUKind))
108 return false;
110 return true;
113 static void DecodeARMFeaturesFromCPU(const Driver &D, StringRef CPU,
114 std::vector<StringRef> &Features) {
115 CPU = CPU.split("+").first;
116 if (CPU != "generic") {
117 llvm::ARM::ArchKind ArchKind = llvm::ARM::parseCPUArch(CPU);
118 uint64_t Extension = llvm::ARM::getDefaultExtensions(CPU, ArchKind);
119 llvm::ARM::getExtensionFeatures(Extension, Features);
123 // Check if -march is valid by checking if it can be canonicalised and parsed.
124 // getARMArch is used here instead of just checking the -march value in order
125 // to handle -march=native correctly.
126 static void checkARMArchName(const Driver &D, const Arg *A, const ArgList &Args,
127 llvm::StringRef ArchName, llvm::StringRef CPUName,
128 std::vector<StringRef> &Features,
129 const llvm::Triple &Triple,
130 llvm::ARM::FPUKind &ArgFPUKind) {
131 std::pair<StringRef, StringRef> Split = ArchName.split("+");
133 std::string MArch = arm::getARMArch(ArchName, Triple);
134 llvm::ARM::ArchKind ArchKind = llvm::ARM::parseArch(MArch);
135 if (ArchKind == llvm::ARM::ArchKind::INVALID ||
136 (Split.second.size() &&
137 !DecodeARMFeatures(D, Split.second, CPUName, ArchKind, Features,
138 ArgFPUKind)))
139 D.Diag(clang::diag::err_drv_unsupported_option_argument)
140 << A->getSpelling() << A->getValue();
143 // Check -mcpu=. Needs ArchName to handle -mcpu=generic.
144 static void checkARMCPUName(const Driver &D, const Arg *A, const ArgList &Args,
145 llvm::StringRef CPUName, llvm::StringRef ArchName,
146 std::vector<StringRef> &Features,
147 const llvm::Triple &Triple,
148 llvm::ARM::FPUKind &ArgFPUKind) {
149 std::pair<StringRef, StringRef> Split = CPUName.split("+");
151 std::string CPU = arm::getARMTargetCPU(CPUName, ArchName, Triple);
152 llvm::ARM::ArchKind ArchKind =
153 arm::getLLVMArchKindForARM(CPU, ArchName, Triple);
154 if (ArchKind == llvm::ARM::ArchKind::INVALID ||
155 (Split.second.size() && !DecodeARMFeatures(D, Split.second, CPU, ArchKind,
156 Features, ArgFPUKind)))
157 D.Diag(clang::diag::err_drv_unsupported_option_argument)
158 << A->getSpelling() << A->getValue();
161 // If -mfloat-abi=hard or -mhard-float are specified explicitly then check that
162 // floating point registers are available on the target CPU.
163 static void checkARMFloatABI(const Driver &D, const ArgList &Args,
164 bool HasFPRegs) {
165 if (HasFPRegs)
166 return;
167 const Arg *A =
168 Args.getLastArg(options::OPT_msoft_float, options::OPT_mhard_float,
169 options::OPT_mfloat_abi_EQ);
170 if (A && (A->getOption().matches(options::OPT_mhard_float) ||
171 (A->getOption().matches(options::OPT_mfloat_abi_EQ) &&
172 A->getValue() == StringRef("hard"))))
173 D.Diag(clang::diag::warn_drv_no_floating_point_registers)
174 << A->getAsString(Args);
177 bool arm::useAAPCSForMachO(const llvm::Triple &T) {
178 // The backend is hardwired to assume AAPCS for M-class processors, ensure
179 // the frontend matches that.
180 return T.getEnvironment() == llvm::Triple::EABI ||
181 T.getEnvironment() == llvm::Triple::EABIHF ||
182 T.getOS() == llvm::Triple::UnknownOS || isARMMProfile(T);
185 // We follow GCC and support when the backend has support for the MRC/MCR
186 // instructions that are used to set the hard thread pointer ("CP15 C13
187 // Thread id").
188 bool arm::isHardTPSupported(const llvm::Triple &Triple) {
189 int Ver = getARMSubArchVersionNumber(Triple);
190 llvm::ARM::ArchKind AK = llvm::ARM::parseArch(Triple.getArchName());
191 return Triple.isARM() || AK == llvm::ARM::ArchKind::ARMV6T2 ||
192 (Ver >= 7 && AK != llvm::ARM::ArchKind::ARMV8MBaseline);
195 // Select mode for reading thread pointer (-mtp=soft/cp15).
196 arm::ReadTPMode arm::getReadTPMode(const Driver &D, const ArgList &Args,
197 const llvm::Triple &Triple, bool ForAS) {
198 if (Arg *A = Args.getLastArg(options::OPT_mtp_mode_EQ)) {
199 arm::ReadTPMode ThreadPointer =
200 llvm::StringSwitch<arm::ReadTPMode>(A->getValue())
201 .Case("cp15", ReadTPMode::TPIDRURO)
202 .Case("tpidrurw", ReadTPMode::TPIDRURW)
203 .Case("tpidruro", ReadTPMode::TPIDRURO)
204 .Case("tpidrprw", ReadTPMode::TPIDRPRW)
205 .Case("soft", ReadTPMode::Soft)
206 .Default(ReadTPMode::Invalid);
207 if ((ThreadPointer == ReadTPMode::TPIDRURW ||
208 ThreadPointer == ReadTPMode::TPIDRURO ||
209 ThreadPointer == ReadTPMode::TPIDRPRW) &&
210 !isHardTPSupported(Triple) && !ForAS) {
211 D.Diag(diag::err_target_unsupported_tp_hard) << Triple.getArchName();
212 return ReadTPMode::Invalid;
214 if (ThreadPointer != ReadTPMode::Invalid)
215 return ThreadPointer;
216 if (StringRef(A->getValue()).empty())
217 D.Diag(diag::err_drv_missing_arg_mtp) << A->getAsString(Args);
218 else
219 D.Diag(diag::err_drv_invalid_mtp) << A->getAsString(Args);
220 return ReadTPMode::Invalid;
222 return ReadTPMode::Soft;
225 void arm::setArchNameInTriple(const Driver &D, const ArgList &Args,
226 types::ID InputType, llvm::Triple &Triple) {
227 StringRef MCPU, MArch;
228 if (const Arg *A = Args.getLastArg(options::OPT_mcpu_EQ))
229 MCPU = A->getValue();
230 if (const Arg *A = Args.getLastArg(options::OPT_march_EQ))
231 MArch = A->getValue();
233 std::string CPU = Triple.isOSBinFormatMachO()
234 ? tools::arm::getARMCPUForMArch(MArch, Triple).str()
235 : tools::arm::getARMTargetCPU(MCPU, MArch, Triple);
236 StringRef Suffix = tools::arm::getLLVMArchSuffixForARM(CPU, MArch, Triple);
238 bool IsBigEndian = Triple.getArch() == llvm::Triple::armeb ||
239 Triple.getArch() == llvm::Triple::thumbeb;
240 // Handle pseudo-target flags '-mlittle-endian'/'-EL' and
241 // '-mbig-endian'/'-EB'.
242 if (Arg *A = Args.getLastArg(options::OPT_mlittle_endian,
243 options::OPT_mbig_endian)) {
244 IsBigEndian = !A->getOption().matches(options::OPT_mlittle_endian);
246 std::string ArchName = IsBigEndian ? "armeb" : "arm";
248 // FIXME: Thumb should just be another -target-feaure, not in the triple.
249 bool IsMProfile =
250 llvm::ARM::parseArchProfile(Suffix) == llvm::ARM::ProfileKind::M;
251 bool ThumbDefault = IsMProfile ||
252 // Thumb2 is the default for V7 on Darwin.
253 (llvm::ARM::parseArchVersion(Suffix) == 7 &&
254 Triple.isOSBinFormatMachO()) ||
255 // FIXME: this is invalid for WindowsCE
256 Triple.isOSWindows();
258 // Check if ARM ISA was explicitly selected (using -mno-thumb or -marm) for
259 // M-Class CPUs/architecture variants, which is not supported.
260 bool ARMModeRequested =
261 !Args.hasFlag(options::OPT_mthumb, options::OPT_mno_thumb, ThumbDefault);
262 if (IsMProfile && ARMModeRequested) {
263 if (MCPU.size())
264 D.Diag(diag::err_cpu_unsupported_isa) << CPU << "ARM";
265 else
266 D.Diag(diag::err_arch_unsupported_isa)
267 << tools::arm::getARMArch(MArch, Triple) << "ARM";
270 // Check to see if an explicit choice to use thumb has been made via
271 // -mthumb. For assembler files we must check for -mthumb in the options
272 // passed to the assembler via -Wa or -Xassembler.
273 bool IsThumb = false;
274 if (InputType != types::TY_PP_Asm)
275 IsThumb =
276 Args.hasFlag(options::OPT_mthumb, options::OPT_mno_thumb, ThumbDefault);
277 else {
278 // Ideally we would check for these flags in
279 // CollectArgsForIntegratedAssembler but we can't change the ArchName at
280 // that point.
281 llvm::StringRef WaMArch, WaMCPU;
282 for (const auto *A :
283 Args.filtered(options::OPT_Wa_COMMA, options::OPT_Xassembler)) {
284 for (StringRef Value : A->getValues()) {
285 // There is no assembler equivalent of -mno-thumb, -marm, or -mno-arm.
286 if (Value == "-mthumb")
287 IsThumb = true;
288 else if (Value.startswith("-march="))
289 WaMArch = Value.substr(7);
290 else if (Value.startswith("-mcpu="))
291 WaMCPU = Value.substr(6);
295 if (WaMCPU.size() || WaMArch.size()) {
296 // The way this works means that we prefer -Wa,-mcpu's architecture
297 // over -Wa,-march. Which matches the compiler behaviour.
298 Suffix = tools::arm::getLLVMArchSuffixForARM(WaMCPU, WaMArch, Triple);
302 // Assembly files should start in ARM mode, unless arch is M-profile, or
303 // -mthumb has been passed explicitly to the assembler. Windows is always
304 // thumb.
305 if (IsThumb || IsMProfile || Triple.isOSWindows()) {
306 if (IsBigEndian)
307 ArchName = "thumbeb";
308 else
309 ArchName = "thumb";
311 Triple.setArchName(ArchName + Suffix.str());
314 void arm::setFloatABIInTriple(const Driver &D, const ArgList &Args,
315 llvm::Triple &Triple) {
316 if (Triple.isOSLiteOS()) {
317 Triple.setEnvironment(llvm::Triple::OpenHOS);
318 return;
321 bool isHardFloat =
322 (arm::getARMFloatABI(D, Triple, Args) == arm::FloatABI::Hard);
324 switch (Triple.getEnvironment()) {
325 case llvm::Triple::GNUEABI:
326 case llvm::Triple::GNUEABIHF:
327 Triple.setEnvironment(isHardFloat ? llvm::Triple::GNUEABIHF
328 : llvm::Triple::GNUEABI);
329 break;
330 case llvm::Triple::EABI:
331 case llvm::Triple::EABIHF:
332 Triple.setEnvironment(isHardFloat ? llvm::Triple::EABIHF
333 : llvm::Triple::EABI);
334 break;
335 case llvm::Triple::MuslEABI:
336 case llvm::Triple::MuslEABIHF:
337 Triple.setEnvironment(isHardFloat ? llvm::Triple::MuslEABIHF
338 : llvm::Triple::MuslEABI);
339 break;
340 case llvm::Triple::OpenHOS:
341 break;
342 default: {
343 arm::FloatABI DefaultABI = arm::getDefaultFloatABI(Triple);
344 if (DefaultABI != arm::FloatABI::Invalid &&
345 isHardFloat != (DefaultABI == arm::FloatABI::Hard)) {
346 Arg *ABIArg =
347 Args.getLastArg(options::OPT_msoft_float, options::OPT_mhard_float,
348 options::OPT_mfloat_abi_EQ);
349 assert(ABIArg && "Non-default float abi expected to be from arg");
350 D.Diag(diag::err_drv_unsupported_opt_for_target)
351 << ABIArg->getAsString(Args) << Triple.getTriple();
353 break;
358 arm::FloatABI arm::getARMFloatABI(const ToolChain &TC, const ArgList &Args) {
359 return arm::getARMFloatABI(TC.getDriver(), TC.getEffectiveTriple(), Args);
362 arm::FloatABI arm::getDefaultFloatABI(const llvm::Triple &Triple) {
363 auto SubArch = getARMSubArchVersionNumber(Triple);
364 switch (Triple.getOS()) {
365 case llvm::Triple::Darwin:
366 case llvm::Triple::MacOSX:
367 case llvm::Triple::IOS:
368 case llvm::Triple::TvOS:
369 case llvm::Triple::DriverKit:
370 // Darwin defaults to "softfp" for v6 and v7.
371 if (Triple.isWatchABI())
372 return FloatABI::Hard;
373 else
374 return (SubArch == 6 || SubArch == 7) ? FloatABI::SoftFP : FloatABI::Soft;
376 case llvm::Triple::WatchOS:
377 return FloatABI::Hard;
379 // FIXME: this is invalid for WindowsCE
380 case llvm::Triple::Win32:
381 // It is incorrect to select hard float ABI on MachO platforms if the ABI is
382 // "apcs-gnu".
383 if (Triple.isOSBinFormatMachO() && !useAAPCSForMachO(Triple))
384 return FloatABI::Soft;
385 return FloatABI::Hard;
387 case llvm::Triple::NetBSD:
388 switch (Triple.getEnvironment()) {
389 case llvm::Triple::EABIHF:
390 case llvm::Triple::GNUEABIHF:
391 return FloatABI::Hard;
392 default:
393 return FloatABI::Soft;
395 break;
397 case llvm::Triple::FreeBSD:
398 switch (Triple.getEnvironment()) {
399 case llvm::Triple::GNUEABIHF:
400 return FloatABI::Hard;
401 default:
402 // FreeBSD defaults to soft float
403 return FloatABI::Soft;
405 break;
407 case llvm::Triple::Haiku:
408 case llvm::Triple::OpenBSD:
409 return FloatABI::SoftFP;
411 default:
412 if (Triple.isOHOSFamily())
413 return FloatABI::Soft;
414 switch (Triple.getEnvironment()) {
415 case llvm::Triple::GNUEABIHF:
416 case llvm::Triple::MuslEABIHF:
417 case llvm::Triple::EABIHF:
418 return FloatABI::Hard;
419 case llvm::Triple::GNUEABI:
420 case llvm::Triple::MuslEABI:
421 case llvm::Triple::EABI:
422 // EABI is always AAPCS, and if it was not marked 'hard', it's softfp
423 return FloatABI::SoftFP;
424 case llvm::Triple::Android:
425 return (SubArch >= 7) ? FloatABI::SoftFP : FloatABI::Soft;
426 default:
427 return FloatABI::Invalid;
430 return FloatABI::Invalid;
433 // Select the float ABI as determined by -msoft-float, -mhard-float, and
434 // -mfloat-abi=.
435 arm::FloatABI arm::getARMFloatABI(const Driver &D, const llvm::Triple &Triple,
436 const ArgList &Args) {
437 arm::FloatABI ABI = FloatABI::Invalid;
438 if (Arg *A =
439 Args.getLastArg(options::OPT_msoft_float, options::OPT_mhard_float,
440 options::OPT_mfloat_abi_EQ)) {
441 if (A->getOption().matches(options::OPT_msoft_float)) {
442 ABI = FloatABI::Soft;
443 } else if (A->getOption().matches(options::OPT_mhard_float)) {
444 ABI = FloatABI::Hard;
445 } else {
446 ABI = llvm::StringSwitch<arm::FloatABI>(A->getValue())
447 .Case("soft", FloatABI::Soft)
448 .Case("softfp", FloatABI::SoftFP)
449 .Case("hard", FloatABI::Hard)
450 .Default(FloatABI::Invalid);
451 if (ABI == FloatABI::Invalid && !StringRef(A->getValue()).empty()) {
452 D.Diag(diag::err_drv_invalid_mfloat_abi) << A->getAsString(Args);
453 ABI = FloatABI::Soft;
458 // If unspecified, choose the default based on the platform.
459 if (ABI == FloatABI::Invalid)
460 ABI = arm::getDefaultFloatABI(Triple);
462 if (ABI == FloatABI::Invalid) {
463 // Assume "soft", but warn the user we are guessing.
464 if (Triple.isOSBinFormatMachO() &&
465 Triple.getSubArch() == llvm::Triple::ARMSubArch_v7em)
466 ABI = FloatABI::Hard;
467 else
468 ABI = FloatABI::Soft;
470 if (Triple.getOS() != llvm::Triple::UnknownOS ||
471 !Triple.isOSBinFormatMachO())
472 D.Diag(diag::warn_drv_assuming_mfloat_abi_is) << "soft";
475 assert(ABI != FloatABI::Invalid && "must select an ABI");
476 return ABI;
479 static bool hasIntegerMVE(const std::vector<StringRef> &F) {
480 auto MVE = llvm::find(llvm::reverse(F), "+mve");
481 auto NoMVE = llvm::find(llvm::reverse(F), "-mve");
482 return MVE != F.rend() &&
483 (NoMVE == F.rend() || std::distance(MVE, NoMVE) > 0);
486 llvm::ARM::FPUKind arm::getARMTargetFeatures(const Driver &D,
487 const llvm::Triple &Triple,
488 const ArgList &Args,
489 std::vector<StringRef> &Features,
490 bool ForAS, bool ForMultilib) {
491 bool KernelOrKext =
492 Args.hasArg(options::OPT_mkernel, options::OPT_fapple_kext);
493 arm::FloatABI ABI = arm::getARMFloatABI(D, Triple, Args);
494 std::optional<std::pair<const Arg *, StringRef>> WaCPU, WaFPU, WaHDiv, WaArch;
496 // This vector will accumulate features from the architecture
497 // extension suffixes on -mcpu and -march (e.g. the 'bar' in
498 // -mcpu=foo+bar). We want to apply those after the features derived
499 // from the FPU, in case -mfpu generates a negative feature which
500 // the +bar is supposed to override.
501 std::vector<StringRef> ExtensionFeatures;
503 if (!ForAS) {
504 // FIXME: Note, this is a hack, the LLVM backend doesn't actually use these
505 // yet (it uses the -mfloat-abi and -msoft-float options), and it is
506 // stripped out by the ARM target. We should probably pass this a new
507 // -target-option, which is handled by the -cc1/-cc1as invocation.
509 // FIXME2: For consistency, it would be ideal if we set up the target
510 // machine state the same when using the frontend or the assembler. We don't
511 // currently do that for the assembler, we pass the options directly to the
512 // backend and never even instantiate the frontend TargetInfo. If we did,
513 // and used its handleTargetFeatures hook, then we could ensure the
514 // assembler and the frontend behave the same.
516 // Use software floating point operations?
517 if (ABI == arm::FloatABI::Soft)
518 Features.push_back("+soft-float");
520 // Use software floating point argument passing?
521 if (ABI != arm::FloatABI::Hard)
522 Features.push_back("+soft-float-abi");
523 } else {
524 // Here, we make sure that -Wa,-mfpu/cpu/arch/hwdiv will be passed down
525 // to the assembler correctly.
526 for (const Arg *A :
527 Args.filtered(options::OPT_Wa_COMMA, options::OPT_Xassembler)) {
528 // We use getValues here because you can have many options per -Wa
529 // We will keep the last one we find for each of these
530 for (StringRef Value : A->getValues()) {
531 if (Value.startswith("-mfpu=")) {
532 WaFPU = std::make_pair(A, Value.substr(6));
533 } else if (Value.startswith("-mcpu=")) {
534 WaCPU = std::make_pair(A, Value.substr(6));
535 } else if (Value.startswith("-mhwdiv=")) {
536 WaHDiv = std::make_pair(A, Value.substr(8));
537 } else if (Value.startswith("-march=")) {
538 WaArch = std::make_pair(A, Value.substr(7));
543 // The integrated assembler doesn't implement e_flags setting behavior for
544 // -meabi=gnu (gcc -mabi={apcs-gnu,atpcs} passes -meabi=gnu to gas). For
545 // compatibility we accept but warn.
546 if (Arg *A = Args.getLastArgNoClaim(options::OPT_mabi_EQ))
547 A->ignoreTargetSpecific();
550 if (getReadTPMode(D, Args, Triple, ForAS) == ReadTPMode::TPIDRURW)
551 Features.push_back("+read-tp-tpidrurw");
552 if (getReadTPMode(D, Args, Triple, ForAS) == ReadTPMode::TPIDRURO)
553 Features.push_back("+read-tp-tpidruro");
554 if (getReadTPMode(D, Args, Triple, ForAS) == ReadTPMode::TPIDRPRW)
555 Features.push_back("+read-tp-tpidrprw");
557 const Arg *ArchArg = Args.getLastArg(options::OPT_march_EQ);
558 const Arg *CPUArg = Args.getLastArg(options::OPT_mcpu_EQ);
559 StringRef ArchName;
560 StringRef CPUName;
561 llvm::ARM::FPUKind ArchArgFPUKind = llvm::ARM::FK_INVALID;
562 llvm::ARM::FPUKind CPUArgFPUKind = llvm::ARM::FK_INVALID;
564 // Check -mcpu. ClangAs gives preference to -Wa,-mcpu=.
565 if (WaCPU) {
566 if (CPUArg)
567 D.Diag(clang::diag::warn_drv_unused_argument)
568 << CPUArg->getAsString(Args);
569 CPUName = WaCPU->second;
570 CPUArg = WaCPU->first;
571 } else if (CPUArg)
572 CPUName = CPUArg->getValue();
574 // Check -march. ClangAs gives preference to -Wa,-march=.
575 if (WaArch) {
576 if (ArchArg)
577 D.Diag(clang::diag::warn_drv_unused_argument)
578 << ArchArg->getAsString(Args);
579 ArchName = WaArch->second;
580 // This will set any features after the base architecture.
581 checkARMArchName(D, WaArch->first, Args, ArchName, CPUName,
582 ExtensionFeatures, Triple, ArchArgFPUKind);
583 // The base architecture was handled in ToolChain::ComputeLLVMTriple because
584 // triple is read only by this point.
585 } else if (ArchArg) {
586 ArchName = ArchArg->getValue();
587 checkARMArchName(D, ArchArg, Args, ArchName, CPUName, ExtensionFeatures,
588 Triple, ArchArgFPUKind);
591 // Add CPU features for generic CPUs
592 if (CPUName == "native") {
593 llvm::StringMap<bool> HostFeatures;
594 if (llvm::sys::getHostCPUFeatures(HostFeatures))
595 for (auto &F : HostFeatures)
596 Features.push_back(
597 Args.MakeArgString((F.second ? "+" : "-") + F.first()));
598 } else if (!CPUName.empty()) {
599 // This sets the default features for the specified CPU. We certainly don't
600 // want to override the features that have been explicitly specified on the
601 // command line. Therefore, process them directly instead of appending them
602 // at the end later.
603 DecodeARMFeaturesFromCPU(D, CPUName, Features);
606 if (CPUArg)
607 checkARMCPUName(D, CPUArg, Args, CPUName, ArchName, ExtensionFeatures,
608 Triple, CPUArgFPUKind);
610 // TODO Handle -mtune=. Suppress -Wunused-command-line-argument as a
611 // longstanding behavior.
612 (void)Args.getLastArg(options::OPT_mtune_EQ);
614 // Honor -mfpu=. ClangAs gives preference to -Wa,-mfpu=.
615 llvm::ARM::FPUKind FPUKind = llvm::ARM::FK_INVALID;
616 const Arg *FPUArg = Args.getLastArg(options::OPT_mfpu_EQ);
617 if (WaFPU) {
618 if (FPUArg)
619 D.Diag(clang::diag::warn_drv_unused_argument)
620 << FPUArg->getAsString(Args);
621 (void)getARMFPUFeatures(D, WaFPU->first, Args, WaFPU->second, Features);
622 } else if (FPUArg) {
623 FPUKind = getARMFPUFeatures(D, FPUArg, Args, FPUArg->getValue(), Features);
624 } else if (Triple.isAndroid() && getARMSubArchVersionNumber(Triple) >= 7) {
625 const char *AndroidFPU = "neon";
626 FPUKind = llvm::ARM::parseFPU(AndroidFPU);
627 if (!llvm::ARM::getFPUFeatures(FPUKind, Features))
628 D.Diag(clang::diag::err_drv_clang_unsupported)
629 << std::string("-mfpu=") + AndroidFPU;
630 } else if (ArchArgFPUKind != llvm::ARM::FK_INVALID ||
631 CPUArgFPUKind != llvm::ARM::FK_INVALID) {
632 FPUKind =
633 CPUArgFPUKind != llvm::ARM::FK_INVALID ? CPUArgFPUKind : ArchArgFPUKind;
634 (void)llvm::ARM::getFPUFeatures(FPUKind, Features);
635 } else {
636 if (!ForAS) {
637 std::string CPU = arm::getARMTargetCPU(CPUName, ArchName, Triple);
638 llvm::ARM::ArchKind ArchKind =
639 arm::getLLVMArchKindForARM(CPU, ArchName, Triple);
640 FPUKind = llvm::ARM::getDefaultFPU(CPU, ArchKind);
641 (void)llvm::ARM::getFPUFeatures(FPUKind, Features);
645 // Now we've finished accumulating features from arch, cpu and fpu,
646 // we can append the ones for architecture extensions that we
647 // collected separately.
648 Features.insert(std::end(Features),
649 std::begin(ExtensionFeatures), std::end(ExtensionFeatures));
651 // Honor -mhwdiv=. ClangAs gives preference to -Wa,-mhwdiv=.
652 const Arg *HDivArg = Args.getLastArg(options::OPT_mhwdiv_EQ);
653 if (WaHDiv) {
654 if (HDivArg)
655 D.Diag(clang::diag::warn_drv_unused_argument)
656 << HDivArg->getAsString(Args);
657 getARMHWDivFeatures(D, WaHDiv->first, Args, WaHDiv->second, Features);
658 } else if (HDivArg)
659 getARMHWDivFeatures(D, HDivArg, Args, HDivArg->getValue(), Features);
661 // Handle (arch-dependent) fp16fml/fullfp16 relationship.
662 // Must happen before any features are disabled due to soft-float.
663 // FIXME: this fp16fml option handling will be reimplemented after the
664 // TargetParser rewrite.
665 const auto ItRNoFullFP16 = std::find(Features.rbegin(), Features.rend(), "-fullfp16");
666 const auto ItRFP16FML = std::find(Features.rbegin(), Features.rend(), "+fp16fml");
667 if (Triple.getSubArch() == llvm::Triple::SubArchType::ARMSubArch_v8_4a) {
668 const auto ItRFullFP16 = std::find(Features.rbegin(), Features.rend(), "+fullfp16");
669 if (ItRFullFP16 < ItRNoFullFP16 && ItRFullFP16 < ItRFP16FML) {
670 // Only entangled feature that can be to the right of this +fullfp16 is -fp16fml.
671 // Only append the +fp16fml if there is no -fp16fml after the +fullfp16.
672 if (std::find(Features.rbegin(), ItRFullFP16, "-fp16fml") == ItRFullFP16)
673 Features.push_back("+fp16fml");
675 else
676 goto fp16_fml_fallthrough;
678 else {
679 fp16_fml_fallthrough:
680 // In both of these cases, putting the 'other' feature on the end of the vector will
681 // result in the same effect as placing it immediately after the current feature.
682 if (ItRNoFullFP16 < ItRFP16FML)
683 Features.push_back("-fp16fml");
684 else if (ItRNoFullFP16 > ItRFP16FML)
685 Features.push_back("+fullfp16");
688 // Setting -msoft-float/-mfloat-abi=soft, -mfpu=none, or adding +nofp to
689 // -march/-mcpu effectively disables the FPU (GCC ignores the -mfpu options in
690 // this case). Note that the ABI can also be set implicitly by the target
691 // selected.
692 bool HasFPRegs = true;
693 if (ABI == arm::FloatABI::Soft) {
694 llvm::ARM::getFPUFeatures(llvm::ARM::FK_NONE, Features);
696 // Disable all features relating to hardware FP, not already disabled by the
697 // above call.
698 Features.insert(Features.end(),
699 {"-dotprod", "-fp16fml", "-bf16", "-mve", "-mve.fp"});
700 HasFPRegs = false;
701 FPUKind = llvm::ARM::FK_NONE;
702 } else if (FPUKind == llvm::ARM::FK_NONE ||
703 ArchArgFPUKind == llvm::ARM::FK_NONE ||
704 CPUArgFPUKind == llvm::ARM::FK_NONE) {
705 // -mfpu=none, -march=armvX+nofp or -mcpu=X+nofp is *very* similar to
706 // -mfloat-abi=soft, only that it should not disable MVE-I. They disable the
707 // FPU, but not the FPU registers, thus MVE-I, which depends only on the
708 // latter, is still supported.
709 Features.insert(Features.end(),
710 {"-dotprod", "-fp16fml", "-bf16", "-mve.fp"});
711 HasFPRegs = hasIntegerMVE(Features);
712 FPUKind = llvm::ARM::FK_NONE;
714 if (!HasFPRegs)
715 Features.emplace_back("-fpregs");
717 // En/disable crc code generation.
718 if (Arg *A = Args.getLastArg(options::OPT_mcrc, options::OPT_mnocrc)) {
719 if (A->getOption().matches(options::OPT_mcrc))
720 Features.push_back("+crc");
721 else
722 Features.push_back("-crc");
725 // For Arch >= ARMv8.0 && A or R profile: crypto = sha2 + aes
726 // Rather than replace within the feature vector, determine whether each
727 // algorithm is enabled and append this to the end of the vector.
728 // The algorithms can be controlled by their specific feature or the crypto
729 // feature, so their status can be determined by the last occurance of
730 // either in the vector. This allows one to supercede the other.
731 // e.g. +crypto+noaes in -march/-mcpu should enable sha2, but not aes
732 // FIXME: this needs reimplementation after the TargetParser rewrite
733 bool HasSHA2 = false;
734 bool HasAES = false;
735 const auto ItCrypto =
736 llvm::find_if(llvm::reverse(Features), [](const StringRef F) {
737 return F.contains("crypto");
739 const auto ItSHA2 =
740 llvm::find_if(llvm::reverse(Features), [](const StringRef F) {
741 return F.contains("crypto") || F.contains("sha2");
743 const auto ItAES =
744 llvm::find_if(llvm::reverse(Features), [](const StringRef F) {
745 return F.contains("crypto") || F.contains("aes");
747 const bool FoundSHA2 = ItSHA2 != Features.rend();
748 const bool FoundAES = ItAES != Features.rend();
749 if (FoundSHA2)
750 HasSHA2 = ItSHA2->take_front() == "+";
751 if (FoundAES)
752 HasAES = ItAES->take_front() == "+";
753 if (ItCrypto != Features.rend()) {
754 if (HasSHA2 && HasAES)
755 Features.push_back("+crypto");
756 else
757 Features.push_back("-crypto");
758 if (HasSHA2)
759 Features.push_back("+sha2");
760 else
761 Features.push_back("-sha2");
762 if (HasAES)
763 Features.push_back("+aes");
764 else
765 Features.push_back("-aes");
768 if (HasSHA2 || HasAES) {
769 StringRef ArchSuffix = arm::getLLVMArchSuffixForARM(
770 arm::getARMTargetCPU(CPUName, ArchName, Triple), ArchName, Triple);
771 llvm::ARM::ProfileKind ArchProfile =
772 llvm::ARM::parseArchProfile(ArchSuffix);
773 if (!((llvm::ARM::parseArchVersion(ArchSuffix) >= 8) &&
774 (ArchProfile == llvm::ARM::ProfileKind::A ||
775 ArchProfile == llvm::ARM::ProfileKind::R))) {
776 if (HasSHA2)
777 D.Diag(clang::diag::warn_target_unsupported_extension)
778 << "sha2"
779 << llvm::ARM::getArchName(llvm::ARM::parseArch(ArchSuffix));
780 if (HasAES)
781 D.Diag(clang::diag::warn_target_unsupported_extension)
782 << "aes"
783 << llvm::ARM::getArchName(llvm::ARM::parseArch(ArchSuffix));
784 // With -fno-integrated-as -mfpu=crypto-neon-fp-armv8 some assemblers such
785 // as the GNU assembler will permit the use of crypto instructions as the
786 // fpu will override the architecture. We keep the crypto feature in this
787 // case to preserve compatibility. In all other cases we remove the crypto
788 // feature.
789 if (!Args.hasArg(options::OPT_fno_integrated_as)) {
790 Features.push_back("-sha2");
791 Features.push_back("-aes");
796 // Propagate frame-chain model selection
797 if (Arg *A = Args.getLastArg(options::OPT_mframe_chain)) {
798 StringRef FrameChainOption = A->getValue();
799 if (FrameChainOption.startswith("aapcs"))
800 Features.push_back("+aapcs-frame-chain");
801 if (FrameChainOption == "aapcs+leaf")
802 Features.push_back("+aapcs-frame-chain-leaf");
805 // CMSE: Check for target 8M (for -mcmse to be applicable) is performed later.
806 if (Args.getLastArg(options::OPT_mcmse))
807 Features.push_back("+8msecext");
809 if (Arg *A = Args.getLastArg(options::OPT_mfix_cmse_cve_2021_35465,
810 options::OPT_mno_fix_cmse_cve_2021_35465)) {
811 if (!Args.getLastArg(options::OPT_mcmse))
812 D.Diag(diag::err_opt_not_valid_without_opt)
813 << A->getOption().getName() << "-mcmse";
815 if (A->getOption().matches(options::OPT_mfix_cmse_cve_2021_35465))
816 Features.push_back("+fix-cmse-cve-2021-35465");
817 else
818 Features.push_back("-fix-cmse-cve-2021-35465");
821 // This also handles the -m(no-)fix-cortex-a72-1655431 arguments via aliases.
822 if (Arg *A = Args.getLastArg(options::OPT_mfix_cortex_a57_aes_1742098,
823 options::OPT_mno_fix_cortex_a57_aes_1742098)) {
824 if (A->getOption().matches(options::OPT_mfix_cortex_a57_aes_1742098)) {
825 Features.push_back("+fix-cortex-a57-aes-1742098");
826 } else {
827 Features.push_back("-fix-cortex-a57-aes-1742098");
831 // Look for the last occurrence of -mlong-calls or -mno-long-calls. If
832 // neither options are specified, see if we are compiling for kernel/kext and
833 // decide whether to pass "+long-calls" based on the OS and its version.
834 if (Arg *A = Args.getLastArg(options::OPT_mlong_calls,
835 options::OPT_mno_long_calls)) {
836 if (A->getOption().matches(options::OPT_mlong_calls))
837 Features.push_back("+long-calls");
838 } else if (KernelOrKext && (!Triple.isiOS() || Triple.isOSVersionLT(6)) &&
839 !Triple.isWatchOS()) {
840 Features.push_back("+long-calls");
843 // Generate execute-only output (no data access to code sections).
844 // This only makes sense for the compiler, not for the assembler.
845 // It's not needed for multilib selection and may hide an unused
846 // argument diagnostic if the code is always run.
847 if (!ForAS && !ForMultilib) {
848 // Supported only on ARMv6T2 and ARMv7 and above.
849 // Cannot be combined with -mno-movt.
850 if (Arg *A = Args.getLastArg(options::OPT_mexecute_only, options::OPT_mno_execute_only)) {
851 if (A->getOption().matches(options::OPT_mexecute_only)) {
852 if (getARMSubArchVersionNumber(Triple) < 7 &&
853 llvm::ARM::parseArch(Triple.getArchName()) != llvm::ARM::ArchKind::ARMV6T2 &&
854 llvm::ARM::parseArch(Triple.getArchName()) != llvm::ARM::ArchKind::ARMV6M)
855 D.Diag(diag::err_target_unsupported_execute_only) << Triple.getArchName();
856 else if (llvm::ARM::parseArch(Triple.getArchName()) == llvm::ARM::ArchKind::ARMV6M) {
857 if (Arg *PIArg = Args.getLastArg(options::OPT_fropi, options::OPT_frwpi,
858 options::OPT_fpic, options::OPT_fpie,
859 options::OPT_fPIC, options::OPT_fPIE))
860 D.Diag(diag::err_opt_not_valid_with_opt_on_target)
861 << A->getAsString(Args) << PIArg->getAsString(Args) << Triple.getArchName();
862 } else if (Arg *B = Args.getLastArg(options::OPT_mno_movt))
863 D.Diag(diag::err_opt_not_valid_with_opt)
864 << A->getAsString(Args) << B->getAsString(Args);
865 Features.push_back("+execute-only");
870 // Kernel code has more strict alignment requirements.
871 if (KernelOrKext) {
872 Features.push_back("+strict-align");
873 } else if (Arg *A = Args.getLastArg(options::OPT_mno_unaligned_access,
874 options::OPT_munaligned_access)) {
875 if (A->getOption().matches(options::OPT_munaligned_access)) {
876 // No v6M core supports unaligned memory access (v6M ARM ARM A3.2).
877 if (Triple.getSubArch() == llvm::Triple::SubArchType::ARMSubArch_v6m)
878 D.Diag(diag::err_target_unsupported_unaligned) << "v6m";
879 // v8M Baseline follows on from v6M, so doesn't support unaligned memory
880 // access either.
881 else if (Triple.getSubArch() == llvm::Triple::SubArchType::ARMSubArch_v8m_baseline)
882 D.Diag(diag::err_target_unsupported_unaligned) << "v8m.base";
883 } else
884 Features.push_back("+strict-align");
885 } else {
886 // Assume pre-ARMv6 doesn't support unaligned accesses.
888 // ARMv6 may or may not support unaligned accesses depending on the
889 // SCTLR.U bit, which is architecture-specific. We assume ARMv6
890 // Darwin and NetBSD targets support unaligned accesses, and others don't.
892 // ARMv7 always has SCTLR.U set to 1, but it has a new SCTLR.A bit
893 // which raises an alignment fault on unaligned accesses. Linux
894 // defaults this bit to 0 and handles it as a system-wide (not
895 // per-process) setting. It is therefore safe to assume that ARMv7+
896 // Linux targets support unaligned accesses. The same goes for NaCl
897 // and Windows.
899 // The above behavior is consistent with GCC.
900 int VersionNum = getARMSubArchVersionNumber(Triple);
901 if (Triple.isOSDarwin() || Triple.isOSNetBSD()) {
902 if (VersionNum < 6 ||
903 Triple.getSubArch() == llvm::Triple::SubArchType::ARMSubArch_v6m)
904 Features.push_back("+strict-align");
905 } else if (Triple.isOSLinux() || Triple.isOSNaCl() ||
906 Triple.isOSWindows()) {
907 if (VersionNum < 7)
908 Features.push_back("+strict-align");
909 } else
910 Features.push_back("+strict-align");
913 // llvm does not support reserving registers in general. There is support
914 // for reserving r9 on ARM though (defined as a platform-specific register
915 // in ARM EABI).
916 if (Args.hasArg(options::OPT_ffixed_r9))
917 Features.push_back("+reserve-r9");
919 // The kext linker doesn't know how to deal with movw/movt.
920 if (KernelOrKext || Args.hasArg(options::OPT_mno_movt))
921 Features.push_back("+no-movt");
923 if (Args.hasArg(options::OPT_mno_neg_immediates))
924 Features.push_back("+no-neg-immediates");
926 // Enable/disable straight line speculation hardening.
927 if (Arg *A = Args.getLastArg(options::OPT_mharden_sls_EQ)) {
928 StringRef Scope = A->getValue();
929 bool EnableRetBr = false;
930 bool EnableBlr = false;
931 bool DisableComdat = false;
932 if (Scope != "none") {
933 SmallVector<StringRef, 4> Opts;
934 Scope.split(Opts, ",");
935 for (auto Opt : Opts) {
936 Opt = Opt.trim();
937 if (Opt == "all") {
938 EnableBlr = true;
939 EnableRetBr = true;
940 continue;
942 if (Opt == "retbr") {
943 EnableRetBr = true;
944 continue;
946 if (Opt == "blr") {
947 EnableBlr = true;
948 continue;
950 if (Opt == "comdat") {
951 DisableComdat = false;
952 continue;
954 if (Opt == "nocomdat") {
955 DisableComdat = true;
956 continue;
958 D.Diag(diag::err_drv_unsupported_option_argument)
959 << A->getSpelling() << Scope;
960 break;
964 if (EnableRetBr || EnableBlr)
965 if (!(isARMAProfile(Triple) && getARMSubArchVersionNumber(Triple) >= 7))
966 D.Diag(diag::err_sls_hardening_arm_not_supported)
967 << Scope << A->getAsString(Args);
969 if (EnableRetBr)
970 Features.push_back("+harden-sls-retbr");
971 if (EnableBlr)
972 Features.push_back("+harden-sls-blr");
973 if (DisableComdat) {
974 Features.push_back("+harden-sls-nocomdat");
978 if (Args.getLastArg(options::OPT_mno_bti_at_return_twice))
979 Features.push_back("+no-bti-at-return-twice");
981 checkARMFloatABI(D, Args, HasFPRegs);
983 return FPUKind;
986 std::string arm::getARMArch(StringRef Arch, const llvm::Triple &Triple) {
987 std::string MArch;
988 if (!Arch.empty())
989 MArch = std::string(Arch);
990 else
991 MArch = std::string(Triple.getArchName());
992 MArch = StringRef(MArch).split("+").first.lower();
994 // Handle -march=native.
995 if (MArch == "native") {
996 std::string CPU = std::string(llvm::sys::getHostCPUName());
997 if (CPU != "generic") {
998 // Translate the native cpu into the architecture suffix for that CPU.
999 StringRef Suffix = arm::getLLVMArchSuffixForARM(CPU, MArch, Triple);
1000 // If there is no valid architecture suffix for this CPU we don't know how
1001 // to handle it, so return no architecture.
1002 if (Suffix.empty())
1003 MArch = "";
1004 else
1005 MArch = std::string("arm") + Suffix.str();
1009 return MArch;
1012 /// Get the (LLVM) name of the minimum ARM CPU for the arch we are targeting.
1013 StringRef arm::getARMCPUForMArch(StringRef Arch, const llvm::Triple &Triple) {
1014 std::string MArch = getARMArch(Arch, Triple);
1015 // getARMCPUForArch defaults to the triple if MArch is empty, but empty MArch
1016 // here means an -march=native that we can't handle, so instead return no CPU.
1017 if (MArch.empty())
1018 return StringRef();
1020 // We need to return an empty string here on invalid MArch values as the
1021 // various places that call this function can't cope with a null result.
1022 return llvm::ARM::getARMCPUForArch(Triple, MArch);
1025 /// getARMTargetCPU - Get the (LLVM) name of the ARM cpu we are targeting.
1026 std::string arm::getARMTargetCPU(StringRef CPU, StringRef Arch,
1027 const llvm::Triple &Triple) {
1028 // FIXME: Warn on inconsistent use of -mcpu and -march.
1029 // If we have -mcpu=, use that.
1030 if (!CPU.empty()) {
1031 std::string MCPU = StringRef(CPU).split("+").first.lower();
1032 // Handle -mcpu=native.
1033 if (MCPU == "native")
1034 return std::string(llvm::sys::getHostCPUName());
1035 else
1036 return MCPU;
1039 return std::string(getARMCPUForMArch(Arch, Triple));
1042 /// getLLVMArchSuffixForARM - Get the LLVM ArchKind value to use for a
1043 /// particular CPU (or Arch, if CPU is generic). This is needed to
1044 /// pass to functions like llvm::ARM::getDefaultFPU which need an
1045 /// ArchKind as well as a CPU name.
1046 llvm::ARM::ArchKind arm::getLLVMArchKindForARM(StringRef CPU, StringRef Arch,
1047 const llvm::Triple &Triple) {
1048 llvm::ARM::ArchKind ArchKind;
1049 if (CPU == "generic" || CPU.empty()) {
1050 std::string ARMArch = tools::arm::getARMArch(Arch, Triple);
1051 ArchKind = llvm::ARM::parseArch(ARMArch);
1052 if (ArchKind == llvm::ARM::ArchKind::INVALID)
1053 // In case of generic Arch, i.e. "arm",
1054 // extract arch from default cpu of the Triple
1055 ArchKind =
1056 llvm::ARM::parseCPUArch(llvm::ARM::getARMCPUForArch(Triple, ARMArch));
1057 } else {
1058 // FIXME: horrible hack to get around the fact that Cortex-A7 is only an
1059 // armv7k triple if it's actually been specified via "-arch armv7k".
1060 ArchKind = (Arch == "armv7k" || Arch == "thumbv7k")
1061 ? llvm::ARM::ArchKind::ARMV7K
1062 : llvm::ARM::parseCPUArch(CPU);
1064 return ArchKind;
1067 /// getLLVMArchSuffixForARM - Get the LLVM arch name to use for a particular
1068 /// CPU (or Arch, if CPU is generic).
1069 // FIXME: This is redundant with -mcpu, why does LLVM use this.
1070 StringRef arm::getLLVMArchSuffixForARM(StringRef CPU, StringRef Arch,
1071 const llvm::Triple &Triple) {
1072 llvm::ARM::ArchKind ArchKind = getLLVMArchKindForARM(CPU, Arch, Triple);
1073 if (ArchKind == llvm::ARM::ArchKind::INVALID)
1074 return "";
1075 return llvm::ARM::getSubArch(ArchKind);
1078 void arm::appendBE8LinkFlag(const ArgList &Args, ArgStringList &CmdArgs,
1079 const llvm::Triple &Triple) {
1080 if (Args.hasArg(options::OPT_r))
1081 return;
1083 // ARMv7 (and later) and ARMv6-M do not support BE-32, so instruct the linker
1084 // to generate BE-8 executables.
1085 if (arm::getARMSubArchVersionNumber(Triple) >= 7 || arm::isARMMProfile(Triple))
1086 CmdArgs.push_back("--be8");