1 ; RUN: llc --debugify-and-strip-all-safe=0 -mtriple=arm64-- -O3 -debug-pass=Structure < %s -o /dev/null 2>&1 | \
2 ; RUN: grep -v "Verify generated machine code" | FileCheck %s
6 ; CHECK-LABEL: Pass Arguments:
7 ; CHECK-NEXT: Target Library Information
8 ; CHECK-NEXT: Target Pass Configuration
9 ; CHECK-NEXT: Machine Module Information
10 ; CHECK-NEXT: Target Transform Information
11 ; CHECK-NEXT: Assumption Cache Tracker
12 ; CHECK-NEXT: Profile summary info
13 ; CHECK-NEXT: Type-Based Alias Analysis
14 ; CHECK-NEXT: Scoped NoAlias Alias Analysis
15 ; CHECK-NEXT: Create Garbage Collector Module Metadata
16 ; CHECK-NEXT: Machine Branch Probability Analysis
17 ; CHECK-NEXT: Default Regalloc Eviction Advisor
18 ; CHECK-NEXT: Default Regalloc Priority Advisor
19 ; CHECK-NEXT: ModulePass Manager
20 ; CHECK-NEXT: Pre-ISel Intrinsic Lowering
21 ; CHECK-NEXT: FunctionPass Manager
22 ; CHECK-NEXT: Expand large div/rem
23 ; CHECK-NEXT: Expand large fp convert
24 ; CHECK-NEXT: Expand Atomic instructions
25 ; CHECK-NEXT: SVE intrinsics optimizations
26 ; CHECK-NEXT: FunctionPass Manager
27 ; CHECK-NEXT: Dominator Tree Construction
28 ; CHECK-NEXT: FunctionPass Manager
29 ; CHECK-NEXT: Simplify the CFG
30 ; CHECK-NEXT: Dominator Tree Construction
31 ; CHECK-NEXT: Natural Loop Information
32 ; CHECK-NEXT: Canonicalize natural loops
33 ; CHECK-NEXT: Lazy Branch Probability Analysis
34 ; CHECK-NEXT: Lazy Block Frequency Analysis
35 ; CHECK-NEXT: Optimization Remark Emitter
36 ; CHECK-NEXT: Scalar Evolution Analysis
37 ; CHECK-NEXT: Loop Data Prefetch
38 ; CHECK-NEXT: Falkor HW Prefetch Fix
39 ; CHECK-NEXT: Module Verifier
40 ; CHECK-NEXT: Basic Alias Analysis (stateless AA impl)
41 ; CHECK-NEXT: Canonicalize natural loops
42 ; CHECK-NEXT: Loop Pass Manager
43 ; CHECK-NEXT: Canonicalize Freeze Instructions in Loops
44 ; CHECK-NEXT: Induction Variable Users
45 ; CHECK-NEXT: Loop Strength Reduction
46 ; CHECK-NEXT: Basic Alias Analysis (stateless AA impl)
47 ; CHECK-NEXT: Function Alias Analysis Results
48 ; CHECK-NEXT: Merge contiguous icmps into a memcmp
49 ; CHECK-NEXT: Natural Loop Information
50 ; CHECK-NEXT: Lazy Branch Probability Analysis
51 ; CHECK-NEXT: Lazy Block Frequency Analysis
52 ; CHECK-NEXT: Expand memcmp() to load/stores
53 ; CHECK-NEXT: Lower Garbage Collection Instructions
54 ; CHECK-NEXT: Shadow Stack GC Lowering
55 ; CHECK-NEXT: Lower constant intrinsics
56 ; CHECK-NEXT: Remove unreachable blocks from the CFG
57 ; CHECK-NEXT: Natural Loop Information
58 ; CHECK-NEXT: Post-Dominator Tree Construction
59 ; CHECK-NEXT: Branch Probability Analysis
60 ; CHECK-NEXT: Block Frequency Analysis
61 ; CHECK-NEXT: Constant Hoisting
62 ; CHECK-NEXT: Replace intrinsics with calls to vector library
63 ; CHECK-NEXT: Partially inline calls to library functions
64 ; CHECK-NEXT: Expand vector predication intrinsics
65 ; CHECK-NEXT: Scalarize Masked Memory Intrinsics
66 ; CHECK-NEXT: Expand reduction intrinsics
67 ; CHECK-NEXT: Natural Loop Information
68 ; CHECK-NEXT: TLS Variable Hoist
69 ; CHECK-NEXT: Lazy Branch Probability Analysis
70 ; CHECK-NEXT: Lazy Block Frequency Analysis
71 ; CHECK-NEXT: Optimization Remark Emitter
72 ; CHECK-NEXT: Optimize selects
73 ; CHECK-NEXT: AArch64 Globals Tagging
74 ; CHECK-NEXT: Stack Safety Analysis
75 ; CHECK-NEXT: FunctionPass Manager
76 ; CHECK-NEXT: Dominator Tree Construction
77 ; CHECK-NEXT: Natural Loop Information
78 ; CHECK-NEXT: Scalar Evolution Analysis
79 ; CHECK-NEXT: Stack Safety Local Analysis
80 ; CHECK-NEXT: FunctionPass Manager
81 ; CHECK-NEXT: Dominator Tree Construction
82 ; CHECK-NEXT: Basic Alias Analysis (stateless AA impl)
83 ; CHECK-NEXT: Function Alias Analysis Results
84 ; CHECK-NEXT: AArch64 Stack Tagging
85 ; CHECK-NEXT: Complex Deinterleaving Pass
86 ; CHECK-NEXT: Function Alias Analysis Results
87 ; CHECK-NEXT: Memory SSA
88 ; CHECK-NEXT: Interleaved Load Combine Pass
89 ; CHECK-NEXT: Dominator Tree Construction
90 ; CHECK-NEXT: Interleaved Access Pass
91 ; CHECK-NEXT: SME ABI Pass
92 ; CHECK-NEXT: Dominator Tree Construction
93 ; CHECK-NEXT: Natural Loop Information
94 ; CHECK-NEXT: Type Promotion
95 ; CHECK-NEXT: CodeGen Prepare
96 ; CHECK-NEXT: Dominator Tree Construction
97 ; CHECK-NEXT: Exception handling preparation
98 ; CHECK-NEXT: AArch64 Promote Constant
99 ; CHECK-NEXT: FunctionPass Manager
100 ; CHECK-NEXT: Dominator Tree Construction
101 ; CHECK-NEXT: FunctionPass Manager
102 ; CHECK-NEXT: Merge internal globals
103 ; CHECK-NEXT: Prepare callbr
104 ; CHECK-NEXT: Safe Stack instrumentation pass
105 ; CHECK-NEXT: Insert stack protectors
106 ; CHECK-NEXT: Module Verifier
107 ; CHECK-NEXT: Dominator Tree Construction
108 ; CHECK-NEXT: Basic Alias Analysis (stateless AA impl)
109 ; CHECK-NEXT: Function Alias Analysis Results
110 ; CHECK-NEXT: Natural Loop Information
111 ; CHECK-NEXT: Post-Dominator Tree Construction
112 ; CHECK-NEXT: Branch Probability Analysis
113 ; CHECK-NEXT: Assignment Tracking Analysis
114 ; CHECK-NEXT: Lazy Branch Probability Analysis
115 ; CHECK-NEXT: Lazy Block Frequency Analysis
116 ; CHECK-NEXT: AArch64 Instruction Selection
117 ; CHECK-NEXT: MachineDominator Tree Construction
118 ; CHECK-NEXT: AArch64 Local Dynamic TLS Access Clean-up
119 ; CHECK-NEXT: Finalize ISel and expand pseudo-instructions
120 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
121 ; CHECK-NEXT: Early Tail Duplication
122 ; CHECK-NEXT: Optimize machine instruction PHIs
123 ; CHECK-NEXT: Slot index numbering
124 ; CHECK-NEXT: Merge disjoint stack slots
125 ; CHECK-NEXT: Local Stack Slot Allocation
126 ; CHECK-NEXT: Remove dead machine instructions
127 ; CHECK-NEXT: MachineDominator Tree Construction
128 ; CHECK-NEXT: AArch64 Condition Optimizer
129 ; CHECK-NEXT: Machine Natural Loop Construction
130 ; CHECK-NEXT: Machine Trace Metrics
131 ; CHECK-NEXT: AArch64 Conditional Compares
132 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
133 ; CHECK-NEXT: Machine InstCombiner
134 ; CHECK-NEXT: AArch64 Conditional Branch Tuning
135 ; CHECK-NEXT: Machine Trace Metrics
136 ; CHECK-NEXT: Early If-Conversion
137 ; CHECK-NEXT: AArch64 Store Pair Suppression
138 ; CHECK-NEXT: AArch64 SIMD instructions optimization pass
139 ; CHECK-NEXT: AArch64 Stack Tagging PreRA
140 ; CHECK-NEXT: MachineDominator Tree Construction
141 ; CHECK-NEXT: Machine Natural Loop Construction
142 ; CHECK-NEXT: Machine Block Frequency Analysis
143 ; CHECK-NEXT: Early Machine Loop Invariant Code Motion
144 ; CHECK-NEXT: MachineDominator Tree Construction
145 ; CHECK-NEXT: Machine Block Frequency Analysis
146 ; CHECK-NEXT: Machine Common Subexpression Elimination
147 ; CHECK-NEXT: MachinePostDominator Tree Construction
148 ; CHECK-NEXT: Machine Cycle Info Analysis
149 ; CHECK-NEXT: Machine code sinking
150 ; CHECK-NEXT: Peephole Optimizations
151 ; CHECK-NEXT: Remove dead machine instructions
152 ; CHECK-NEXT: AArch64 MI Peephole Optimization pass
153 ; CHECK-NEXT: AArch64 Dead register definitions
154 ; CHECK-NEXT: Detect Dead Lanes
155 ; CHECK-NEXT: Process Implicit Definitions
156 ; CHECK-NEXT: Remove unreachable machine basic blocks
157 ; CHECK-NEXT: Live Variable Analysis
158 ; CHECK-NEXT: Eliminate PHI nodes for register allocation
159 ; CHECK-NEXT: Two-Address instruction pass
160 ; CHECK-NEXT: MachineDominator Tree Construction
161 ; CHECK-NEXT: Slot index numbering
162 ; CHECK-NEXT: Live Interval Analysis
163 ; CHECK-NEXT: Register Coalescer
164 ; CHECK-NEXT: Rename Disconnected Subregister Components
165 ; CHECK-NEXT: Machine Instruction Scheduler
166 ; CHECK-NEXT: Machine Block Frequency Analysis
167 ; CHECK-NEXT: Debug Variable Analysis
168 ; CHECK-NEXT: Live Stack Slot Analysis
169 ; CHECK-NEXT: Virtual Register Map
170 ; CHECK-NEXT: Live Register Matrix
171 ; CHECK-NEXT: Bundle Machine CFG Edges
172 ; CHECK-NEXT: Spill Code Placement Analysis
173 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
174 ; CHECK-NEXT: Machine Optimization Remark Emitter
175 ; CHECK-NEXT: Greedy Register Allocator
176 ; CHECK-NEXT: Virtual Register Rewriter
177 ; CHECK-NEXT: Register Allocation Pass Scoring
178 ; CHECK-NEXT: Stack Slot Coloring
179 ; CHECK-NEXT: Machine Copy Propagation Pass
180 ; CHECK-NEXT: Machine Loop Invariant Code Motion
181 ; CHECK-NEXT: AArch64 Redundant Copy Elimination
182 ; CHECK-NEXT: A57 FP Anti-dependency breaker
183 ; CHECK-NEXT: Remove Redundant DEBUG_VALUE analysis
184 ; CHECK-NEXT: Fixup Statepoint Caller Saved
185 ; CHECK-NEXT: PostRA Machine Sink
186 ; CHECK-NEXT: MachineDominator Tree Construction
187 ; CHECK-NEXT: Machine Natural Loop Construction
188 ; CHECK-NEXT: Machine Block Frequency Analysis
189 ; CHECK-NEXT: MachinePostDominator Tree Construction
190 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
191 ; CHECK-NEXT: Machine Optimization Remark Emitter
192 ; CHECK-NEXT: Shrink Wrapping analysis
193 ; CHECK-NEXT: Prologue/Epilogue Insertion & Frame Finalization
194 ; CHECK-NEXT: Machine Late Instructions Cleanup Pass
195 ; CHECK-NEXT: Control Flow Optimizer
196 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
197 ; CHECK-NEXT: Tail Duplication
198 ; CHECK-NEXT: Machine Copy Propagation Pass
199 ; CHECK-NEXT: Post-RA pseudo instruction expansion pass
200 ; CHECK-NEXT: AArch64 pseudo instruction expansion pass
201 ; CHECK-NEXT: AArch64 load / store optimization pass
202 ; CHECK-NEXT: Insert KCFI indirect call checks
203 ; CHECK-NEXT: AArch64 speculation hardening pass
204 ; CHECK-NEXT: AArch64 Indirect Thunks
205 ; CHECK-NEXT: AArch64 sls hardening pass
206 ; CHECK-NEXT: MachineDominator Tree Construction
207 ; CHECK-NEXT: Machine Natural Loop Construction
208 ; CHECK-NEXT: Falkor HW Prefetch Fix Late Phase
209 ; CHECK-NEXT: PostRA Machine Instruction Scheduler
210 ; CHECK-NEXT: Analyze Machine Code For Garbage Collection
211 ; CHECK-NEXT: Machine Block Frequency Analysis
212 ; CHECK-NEXT: MachinePostDominator Tree Construction
213 ; CHECK-NEXT: Branch Probability Basic Block Placement
214 ; CHECK-NEXT: Insert fentry calls
215 ; CHECK-NEXT: Insert XRay ops
216 ; CHECK-NEXT: Implement the 'patchable-function' attribute
217 ; CHECK-NEXT: AArch64 load / store optimization pass
218 ; CHECK-NEXT: Machine Copy Propagation Pass
219 ; CHECK-NEXT: Workaround A53 erratum 835769 pass
220 ; CHECK-NEXT: AArch64 Branch Targets
221 ; CHECK-NEXT: Contiguously Lay Out Funclets
222 ; CHECK-NEXT: StackMap Liveness Analysis
223 ; CHECK-NEXT: Live DEBUG_VALUE analysis
224 ; CHECK-NEXT: Machine Sanitizer Binary Metadata
225 ; CHECK-NEXT: Machine Outliner
226 ; CHECK-NEXT: FunctionPass Manager
227 ; CHECK-NEXT: Branch relaxation pass
228 ; CHECK-NEXT: AArch64 Compress Jump Tables
229 ; CHECK-NEXT: Insert CFI remember/restore state instructions
230 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
231 ; CHECK-NEXT: Machine Optimization Remark Emitter
232 ; CHECK-NEXT: Stack Frame Layout Analysis
233 ; CHECK-NEXT: Unpack machine instruction bundles
234 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
235 ; CHECK-NEXT: Machine Optimization Remark Emitter
236 ; CHECK-NEXT: AArch64 Assembly Printer
237 ; CHECK-NEXT: Free MachineFunction
238 ; CHECK-NEXT: Pass Arguments: -domtree
239 ; CHECK-NEXT: FunctionPass Manager
240 ; CHECK-NEXT: Dominator Tree Construction
241 ; CHECK-NEXT: Pass Arguments: -assumption-cache-tracker -targetlibinfo -domtree -loops -scalar-evolution -stack-safety-local
242 ; CHECK-NEXT: Assumption Cache Tracker
243 ; CHECK-NEXT: Target Library Information
244 ; CHECK-NEXT: FunctionPass Manager
245 ; CHECK-NEXT: Dominator Tree Construction
246 ; CHECK-NEXT: Natural Loop Information
247 ; CHECK-NEXT: Scalar Evolution Analysis
248 ; CHECK-NEXT: Stack Safety Local Analysis
249 ; CHECK-NEXT: Pass Arguments: -domtree
250 ; CHECK-NEXT: FunctionPass Manager
251 ; CHECK-NEXT: Dominator Tree Construction