1 ; RUN: llc -verify-machineinstrs -mcpu=pwr9 \
2 ; RUN: -mtriple=powerpc64le-unknown-unknown < %s | FileCheck %s
4 ; RUN: llc -verify-machineinstrs -mcpu=pwr9 \
5 ; RUN: -mtriple=powerpc64-unknown-unknown < %s | FileCheck %s
7 @uca = global <16 x i8> zeroinitializer, align 16
8 @ucb = global <16 x i8> zeroinitializer, align 16
9 @sca = global <16 x i8> zeroinitializer, align 16
10 @scb = global <16 x i8> zeroinitializer, align 16
11 @usa = global <8 x i16> zeroinitializer, align 16
12 @usb = global <8 x i16> zeroinitializer, align 16
13 @ssa = global <8 x i16> zeroinitializer, align 16
14 @ssb = global <8 x i16> zeroinitializer, align 16
15 @uia = global <4 x i32> zeroinitializer, align 16
16 @uib = global <4 x i32> zeroinitializer, align 16
17 @sia = global <4 x i32> zeroinitializer, align 16
18 @sib = global <4 x i32> zeroinitializer, align 16
19 @ulla = global <2 x i64> zeroinitializer, align 16
20 @ullb = global <2 x i64> zeroinitializer, align 16
21 @slla = global <2 x i64> zeroinitializer, align 16
22 @sllb = global <2 x i64> zeroinitializer, align 16
23 @uxa = global <1 x i128> zeroinitializer, align 16
24 @uxb = global <1 x i128> zeroinitializer, align 16
25 @sxa = global <1 x i128> zeroinitializer, align 16
26 @sxb = global <1 x i128> zeroinitializer, align 16
27 @vfa = global <4 x float> zeroinitializer, align 16
28 @vfb = global <4 x float> zeroinitializer, align 16
29 @vda = global <2 x double> zeroinitializer, align 16
30 @vdb = global <2 x double> zeroinitializer, align 16
32 define void @_Z4testv() {
34 ; CHECK-LABEL: @_Z4testv
35 %0 = load <16 x i8>, ptr @uca, align 16
36 %1 = load <16 x i8>, ptr @ucb, align 16
37 %add.i = add <16 x i8> %1, %0
38 tail call void (...) @sink(<16 x i8> %add.i)
41 ; CHECK: vaddubm 2, 3, 2
44 %2 = load <16 x i8>, ptr @sca, align 16
45 %3 = load <16 x i8>, ptr @scb, align 16
46 %add.i22 = add <16 x i8> %3, %2
47 tail call void (...) @sink(<16 x i8> %add.i22)
50 ; CHECK: vaddubm 2, 3, 2
53 %4 = load <8 x i16>, ptr @usa, align 16
54 %5 = load <8 x i16>, ptr @usb, align 16
55 %add.i21 = add <8 x i16> %5, %4
56 tail call void (...) @sink(<8 x i16> %add.i21)
59 ; CHECK: vadduhm 2, 3, 2
62 %6 = load <8 x i16>, ptr @ssa, align 16
63 %7 = load <8 x i16>, ptr @ssb, align 16
64 %add.i20 = add <8 x i16> %7, %6
65 tail call void (...) @sink(<8 x i16> %add.i20)
68 ; CHECK: vadduhm 2, 3, 2
71 %8 = load <4 x i32>, ptr @uia, align 16
72 %9 = load <4 x i32>, ptr @uib, align 16
73 %add.i19 = add <4 x i32> %9, %8
74 tail call void (...) @sink(<4 x i32> %add.i19)
77 ; CHECK: vadduwm 2, 3, 2
80 %10 = load <4 x i32>, ptr @sia, align 16
81 %11 = load <4 x i32>, ptr @sib, align 16
82 %add.i18 = add <4 x i32> %11, %10
83 tail call void (...) @sink(<4 x i32> %add.i18)
86 ; CHECK: vadduwm 2, 3, 2
89 %12 = load <2 x i64>, ptr @ulla, align 16
90 %13 = load <2 x i64>, ptr @ullb, align 16
91 %add.i17 = add <2 x i64> %13, %12
92 tail call void (...) @sink(<2 x i64> %add.i17)
95 ; CHECK: vaddudm 2, 3, 2
98 %14 = load <2 x i64>, ptr @slla, align 16
99 %15 = load <2 x i64>, ptr @sllb, align 16
100 %add.i16 = add <2 x i64> %15, %14
101 tail call void (...) @sink(<2 x i64> %add.i16)
102 ; CHECK: lxv 34, 0(3)
103 ; CHECK: lxv 35, 0(3)
104 ; CHECK: vaddudm 2, 3, 2
107 %16 = load <1 x i128>, ptr @uxa, align 16
108 %17 = load <1 x i128>, ptr @uxb, align 16
109 %add.i15 = add <1 x i128> %17, %16
110 tail call void (...) @sink(<1 x i128> %add.i15)
111 ; CHECK: lxv 34, 0(3)
112 ; CHECK: lxv 35, 0(3)
113 ; CHECK: vadduqm 2, 3, 2
116 %18 = load <1 x i128>, ptr @sxa, align 16
117 %19 = load <1 x i128>, ptr @sxb, align 16
118 %add.i14 = add <1 x i128> %19, %18
119 tail call void (...) @sink(<1 x i128> %add.i14)
120 ; CHECK: lxv 34, 0(3)
121 ; CHECK: lxv 35, 0(3)
122 ; CHECK: vadduqm 2, 3, 2
125 %20 = load <4 x float>, ptr @vfa, align 16
126 %21 = load <4 x float>, ptr @vfb, align 16
127 %add.i13 = fadd <4 x float> %20, %21
128 tail call void (...) @sink(<4 x float> %add.i13)
131 ; CHECK: xvaddsp 34, 0, 1
134 %22 = load <2 x double>, ptr @vda, align 16
135 %23 = load <2 x double>, ptr @vdb, align 16
136 %add.i12 = fadd <2 x double> %22, %23
137 tail call void (...) @sink(<2 x double> %add.i12)
140 ; CHECK: xvadddp 0, 0, 1
146 ; Function Attrs: nounwind readnone
147 define <4 x float> @testXVIEXPSP(<4 x i32> %a, <4 x i32> %b) {
149 %0 = tail call <4 x float> @llvm.ppc.vsx.xviexpsp(<4 x i32> %a, <4 x i32> %b)
151 ; CHECK-LABEL: testXVIEXPSP
152 ; CHECK: xviexpsp 34, 34, 35
155 ; Function Attrs: nounwind readnone
156 declare <4 x float> @llvm.ppc.vsx.xviexpsp(<4 x i32>, <4 x i32>)
158 ; Function Attrs: nounwind readnone
159 define <2 x double> @testXVIEXPDP(<2 x i64> %a, <2 x i64> %b) {
161 %0 = tail call <2 x double> @llvm.ppc.vsx.xviexpdp(<2 x i64> %a, <2 x i64> %b)
163 ; CHECK-LABEL: testXVIEXPDP
164 ; CHECK: xviexpdp 34, 34, 35
167 ; Function Attrs: nounwind readnone
168 declare <2 x double> @llvm.ppc.vsx.xviexpdp(<2 x i64>, <2 x i64>)
170 define <16 x i8> @testVSLV(<16 x i8> %a, <16 x i8> %b) {
172 %0 = tail call <16 x i8> @llvm.ppc.altivec.vslv(<16 x i8> %a, <16 x i8> %b)
174 ; CHECK-LABEL: testVSLV
175 ; CHECK: vslv 2, 2, 3
178 ; Function Attrs: nounwind readnone
179 declare <16 x i8> @llvm.ppc.altivec.vslv(<16 x i8>, <16 x i8>)
181 ; Function Attrs: nounwind readnone
182 define <16 x i8> @testVSRV(<16 x i8> %a, <16 x i8> %b) {
184 %0 = tail call <16 x i8> @llvm.ppc.altivec.vsrv(<16 x i8> %a, <16 x i8> %b)
186 ; CHECK-LABEL: testVSRV
187 ; CHECK: vsrv 2, 2, 3
190 ; Function Attrs: nounwind readnone
191 declare <16 x i8> @llvm.ppc.altivec.vsrv(<16 x i8>, <16 x i8>)
193 ; Function Attrs: nounwind readnone
194 define <8 x i16> @testXVCVSPHP(<4 x float> %a) {
196 ; CHECK-LABEL: testXVCVSPHP
197 ; CHECK: xvcvsphp 34, 34
199 %0 = tail call <4 x float> @llvm.ppc.vsx.xvcvsphp(<4 x float> %a)
200 %1 = bitcast <4 x float> %0 to <8 x i16>
204 ; Function Attrs: nounwind readnone
205 define <4 x i32> @testVRLWMI(<4 x i32> %a, <4 x i32> %b, <4 x i32> %c) {
207 ; CHECK-LABEL: testVRLWMI
208 ; CHECK: vrlwmi 3, 2, 4
210 %0 = tail call <4 x i32> @llvm.ppc.altivec.vrlwmi(<4 x i32> %a, <4 x i32> %c, <4 x i32> %b)
214 ; Function Attrs: nounwind readnone
215 define <2 x i64> @testVRLDMI(<2 x i64> %a, <2 x i64> %b, <2 x i64> %c) {
217 ; CHECK-LABEL: testVRLDMI
218 ; CHECK: vrldmi 3, 2, 4
220 %0 = tail call <2 x i64> @llvm.ppc.altivec.vrldmi(<2 x i64> %a, <2 x i64> %c, <2 x i64> %b)
224 ; Function Attrs: nounwind readnone
225 define <4 x i32> @testVRLWNM(<4 x i32> %a, <4 x i32> %b, <4 x i32> %c) {
227 %0 = tail call <4 x i32> @llvm.ppc.altivec.vrlwnm(<4 x i32> %a, <4 x i32> %b)
228 %and.i = and <4 x i32> %0, %c
230 ; CHECK-LABEL: testVRLWNM
231 ; CHECK: vrlwnm 2, 2, 3
232 ; CHECK: xxland 34, 34, 36
236 ; Function Attrs: nounwind readnone
237 define <2 x i64> @testVRLDNM(<2 x i64> %a, <2 x i64> %b, <2 x i64> %c) {
239 %0 = tail call <2 x i64> @llvm.ppc.altivec.vrldnm(<2 x i64> %a, <2 x i64> %b)
240 %and.i = and <2 x i64> %0, %c
242 ; CHECK-LABEL: testVRLDNM
243 ; CHECK: vrldnm 2, 2, 3
244 ; CHECK: xxland 34, 34, 36
248 ; Function Attrs: nounwind readnone
249 declare <4 x float> @llvm.ppc.vsx.xvcvsphp(<4 x float>)
251 ; Function Attrs: nounwind readnone
252 declare <4 x i32> @llvm.ppc.altivec.vrlwmi(<4 x i32>, <4 x i32>, <4 x i32>)
254 ; Function Attrs: nounwind readnone
255 declare <2 x i64> @llvm.ppc.altivec.vrldmi(<2 x i64>, <2 x i64>, <2 x i64>)
257 ; Function Attrs: nounwind readnone
258 declare <4 x i32> @llvm.ppc.altivec.vrlwnm(<4 x i32>, <4 x i32>)
260 ; Function Attrs: nounwind readnone
261 declare <2 x i64> @llvm.ppc.altivec.vrldnm(<2 x i64>, <2 x i64>)
263 define <4 x i32> @testXVXEXPSP(<4 x float> %a) {
265 %0 = tail call <4 x i32> @llvm.ppc.vsx.xvxexpsp(<4 x float> %a)
267 ; CHECK-LABEL: testXVXEXPSP
268 ; CHECK: xvxexpsp 34, 34
271 ; Function Attrs: nounwind readnone
272 declare <4 x i32> @llvm.ppc.vsx.xvxexpsp(<4 x float>)
274 ; Function Attrs: nounwind readnone
275 define <2 x i64> @testXVXEXPDP(<2 x double> %a) {
277 %0 = tail call <2 x i64> @llvm.ppc.vsx.xvxexpdp(<2 x double> %a)
279 ; CHECK-LABEL: testXVXEXPDP
280 ; CHECK: xvxexpdp 34, 34
283 ; Function Attrs: nounwind readnone
284 declare <2 x i64>@llvm.ppc.vsx.xvxexpdp(<2 x double>)
286 ; Function Attrs: nounwind readnone
287 define <4 x i32> @testXVXSIGSP(<4 x float> %a) {
289 %0 = tail call <4 x i32> @llvm.ppc.vsx.xvxsigsp(<4 x float> %a)
291 ; CHECK-LABEL: testXVXSIGSP
292 ; CHECK: xvxsigsp 34, 34
295 ; Function Attrs: nounwind readnone
296 declare <4 x i32> @llvm.ppc.vsx.xvxsigsp(<4 x float>)
298 ; Function Attrs: nounwind readnone
299 define <2 x i64> @testXVXSIGDP(<2 x double> %a) {
301 %0 = tail call <2 x i64> @llvm.ppc.vsx.xvxsigdp(<2 x double> %a)
303 ; CHECK-LABEL: testXVXSIGDP
304 ; CHECK: xvxsigdp 34, 34
307 ; Function Attrs: nounwind readnone
308 declare <2 x i64> @llvm.ppc.vsx.xvxsigdp(<2 x double>)
310 ; Function Attrs: nounwind readnone
311 define <4 x i32> @testXVTSTDCSP(<4 x float> %a) {
313 %0 = tail call <4 x i32> @llvm.ppc.vsx.xvtstdcsp(<4 x float> %a, i32 127)
315 ; CHECK-LABEL: testXVTSTDCSP
316 ; CHECK: xvtstdcsp 34, 34, 127
319 ; Function Attrs: nounwind readnone
320 declare <4 x i32> @llvm.ppc.vsx.xvtstdcsp(<4 x float> %a, i32 %b)
322 ; Function Attrs: nounwind readnone
323 define <2 x i64> @testXVTSTDCDP(<2 x double> %a) {
325 %0 = tail call <2 x i64> @llvm.ppc.vsx.xvtstdcdp(<2 x double> %a, i32 127)
327 ; CHECK-LABEL: testXVTSTDCDP
328 ; CHECK: xvtstdcdp 34, 34, 127
331 ; Function Attrs: nounwind readnone
332 declare <2 x i64> @llvm.ppc.vsx.xvtstdcdp(<2 x double> %a, i32 %b)
334 define <4 x float> @testXVCVHPSP(<8 x i16> %a) {
336 %0 = tail call <4 x float>@llvm.ppc.vsx.xvcvhpsp(<8 x i16> %a)
338 ; CHECK-LABEL: testXVCVHPSP
339 ; CHECK: xvcvhpsp 34, 34
342 ; Function Attrs: nounwind readnone
343 declare <4 x float>@llvm.ppc.vsx.xvcvhpsp(<8 x i16>)
345 ; Function Attrs: nounwind readnone
346 define <4 x i32> @testLXVL(ptr %a, i64 %b) {
348 %0 = tail call <4 x i32> @llvm.ppc.vsx.lxvl(ptr %a, i64 %b)
350 ; CHECK-LABEL: testLXVL
351 ; CHECK: lxvl 34, 3, 4
354 ; Function Attrs: nounwind readnone
355 declare <4 x i32> @llvm.ppc.vsx.lxvl(ptr, i64)
357 define void @testSTXVL(<4 x i32> %a, ptr %b, i64 %c) {
359 tail call void @llvm.ppc.vsx.stxvl(<4 x i32> %a, ptr %b, i64 %c)
361 ; CHECK-LABEL: testSTXVL
362 ; CHECK: stxvl 34, 5, 6
365 ; Function Attrs: nounwind readnone
366 declare void @llvm.ppc.vsx.stxvl(<4 x i32>, ptr, i64)
368 ; Function Attrs: nounwind readnone
369 define <4 x i32> @testLXVLL(ptr %a, i64 %b) {
371 %0 = tail call <4 x i32> @llvm.ppc.vsx.lxvll(ptr %a, i64 %b)
373 ; CHECK-LABEL: testLXVLL
374 ; CHECK: lxvll 34, 3, 4
377 ; Function Attrs: nounwind readnone
378 declare <4 x i32> @llvm.ppc.vsx.lxvll(ptr, i64)
380 define void @testSTXVLL(<4 x i32> %a, ptr %b, i64 %c) {
382 tail call void @llvm.ppc.vsx.stxvll(<4 x i32> %a, ptr %b, i64 %c)
384 ; CHECK-LABEL: testSTXVLL
385 ; CHECK: stxvll 34, 5, 6
388 ; Function Attrs: nounwind readnone
389 declare void @llvm.ppc.vsx.stxvll(<4 x i32>, ptr, i64)
391 define <4 x i32> @test0(<4 x i32> %a) local_unnamed_addr #0 {
393 %sub.i = sub <4 x i32> zeroinitializer, %a
396 ; CHECK-LABEL: @test0
402 define <2 x i64> @test1(<2 x i64> %a) local_unnamed_addr #0 {
404 %sub.i = sub <2 x i64> zeroinitializer, %a
407 ; CHECK-LABEL: @test1
413 declare void @sink(...)
415 ; stack object should be accessed using D-form load/store instead of X-form
416 define signext i32 @func1() {
417 ; CHECK-LABEL: @func1
419 ; CHECK: stxv {{[0-9]+}}, {{[0-9]+}}(1)
423 %a = alloca [4 x i32], align 4
424 call void @llvm.memset.p0.i64(ptr nonnull align 4 %a, i8 0, i64 16, i1 false)
425 %call = call signext i32 @callee(ptr nonnull %a) #3
429 ; stack object should be accessed using D-form load/store instead of X-form
430 define signext i32 @func2() {
431 ; CHECK-LABEL: @func2
433 ; CHECK: stxv [[ZEROREG:[0-9]+]], {{[0-9]+}}(1)
434 ; CHECK: stxv [[ZEROREG]], {{[0-9]+}}(1)
435 ; CHECK: stxv [[ZEROREG]], {{[0-9]+}}(1)
436 ; CHECK: stxv [[ZEROREG]], {{[0-9]+}}(1)
440 %a = alloca [16 x i32], align 4
441 call void @llvm.memset.p0.i64(ptr nonnull align 4 %a, i8 0, i64 64, i1 false)
442 %call = call signext i32 @callee(ptr nonnull %a) #3
446 declare void @llvm.memset.p0.i64(ptr nocapture writeonly, i8, i64, i1) #1
447 declare signext i32 @callee(ptr) local_unnamed_addr #2