1 //===- SystemZInstrInfo.td - SystemZ Instruction defs ---------*- tblgen-*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file describes the SystemZ instructions in TableGen format.
12 //===----------------------------------------------------------------------===//
14 //===----------------------------------------------------------------------===//
15 // SystemZ Instruction Predicate Definitions.
16 def IsZ10 : Predicate<"Subtarget.isZ10()">;
18 include "SystemZInstrFormats.td"
20 //===----------------------------------------------------------------------===//
22 //===----------------------------------------------------------------------===//
23 class SDTCisI8<int OpNum> : SDTCisVT<OpNum, i8>;
24 class SDTCisI16<int OpNum> : SDTCisVT<OpNum, i16>;
25 class SDTCisI32<int OpNum> : SDTCisVT<OpNum, i32>;
26 class SDTCisI64<int OpNum> : SDTCisVT<OpNum, i64>;
28 //===----------------------------------------------------------------------===//
30 //===----------------------------------------------------------------------===//
31 def SDT_SystemZCall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
32 def SDT_SystemZCallSeqStart : SDCallSeqStart<[SDTCisI64<0>]>;
33 def SDT_SystemZCallSeqEnd : SDCallSeqEnd<[SDTCisI64<0>, SDTCisI64<1>]>;
34 def SDT_CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
35 def SDT_BrCond : SDTypeProfile<0, 2,
36 [SDTCisVT<0, OtherVT>,
38 def SDT_SelectCC : SDTypeProfile<1, 3,
39 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
41 def SDT_Address : SDTypeProfile<1, 1,
42 [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
44 //===----------------------------------------------------------------------===//
45 // SystemZ Specific Node Definitions.
46 //===----------------------------------------------------------------------===//
47 def SystemZretflag : SDNode<"SystemZISD::RET_FLAG", SDTNone,
48 [SDNPHasChain, SDNPOptInFlag]>;
49 def SystemZcall : SDNode<"SystemZISD::CALL", SDT_SystemZCall,
50 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
51 def SystemZcallseq_start :
52 SDNode<"ISD::CALLSEQ_START", SDT_SystemZCallSeqStart,
53 [SDNPHasChain, SDNPOutFlag]>;
54 def SystemZcallseq_end :
55 SDNode<"ISD::CALLSEQ_END", SDT_SystemZCallSeqEnd,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
57 def SystemZcmp : SDNode<"SystemZISD::CMP", SDT_CmpTest, [SDNPOutFlag]>;
58 def SystemZucmp : SDNode<"SystemZISD::UCMP", SDT_CmpTest, [SDNPOutFlag]>;
59 def SystemZbrcond : SDNode<"SystemZISD::BRCOND", SDT_BrCond,
60 [SDNPHasChain, SDNPInFlag]>;
61 def SystemZselect : SDNode<"SystemZISD::SELECT", SDT_SelectCC, [SDNPInFlag]>;
62 def SystemZpcrelwrapper : SDNode<"SystemZISD::PCRelativeWrapper", SDT_Address, []>;
65 include "SystemZOperands.td"
67 //===----------------------------------------------------------------------===//
70 def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i64imm:$amt),
72 [(SystemZcallseq_start timm:$amt)]>;
73 def ADJCALLSTACKUP : Pseudo<(outs), (ins i64imm:$amt1, i64imm:$amt2),
75 [(SystemZcallseq_end timm:$amt1, timm:$amt2)]>;
77 let usesCustomDAGSchedInserter = 1 in {
78 def Select32 : Pseudo<(outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$cc),
81 (SystemZselect GR32:$src1, GR32:$src2, imm:$cc))]>;
82 def Select64 : Pseudo<(outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$cc),
85 (SystemZselect GR64:$src1, GR64:$src2, imm:$cc))]>;
89 //===----------------------------------------------------------------------===//
90 // Control Flow Instructions...
93 // FIXME: Provide proper encoding!
94 let isReturn = 1, isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in {
95 def RET : Pseudo<(outs), (ins), "br\t%r14", [(SystemZretflag)]>;
98 let isBranch = 1, isTerminator = 1 in {
99 let isBarrier = 1 in {
100 def JMP : Pseudo<(outs), (ins brtarget:$dst), "j\t{$dst}", [(br bb:$dst)]>;
102 let isIndirectBranch = 1 in
103 def JMPr : Pseudo<(outs), (ins GR64:$dst), "br\t{$dst}", [(brind GR64:$dst)]>;
106 let Uses = [PSW] in {
107 def JO : Pseudo<(outs), (ins brtarget:$dst),
109 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_O)]>;
110 def JH : Pseudo<(outs), (ins brtarget:$dst),
112 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_H)]>;
113 def JNLE: Pseudo<(outs), (ins brtarget:$dst),
115 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_NLE)]>;
116 def JL : Pseudo<(outs), (ins brtarget:$dst),
118 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_L)]>;
119 def JNHE: Pseudo<(outs), (ins brtarget:$dst),
121 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_NHE)]>;
122 def JLH : Pseudo<(outs), (ins brtarget:$dst),
124 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_LH)]>;
125 def JNE : Pseudo<(outs), (ins brtarget:$dst),
127 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_NE)]>;
128 def JE : Pseudo<(outs), (ins brtarget:$dst),
130 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_E)]>;
131 def JNLH: Pseudo<(outs), (ins brtarget:$dst),
133 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_NLH)]>;
134 def JHE : Pseudo<(outs), (ins brtarget:$dst),
136 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_HE)]>;
137 def JNL : Pseudo<(outs), (ins brtarget:$dst),
139 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_NL)]>;
140 def JLE : Pseudo<(outs), (ins brtarget:$dst),
142 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_LE)]>;
143 def JNH : Pseudo<(outs), (ins brtarget:$dst),
145 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_NH)]>;
146 def JNO : Pseudo<(outs), (ins brtarget:$dst),
148 [(SystemZbrcond bb:$dst, SYSTEMZ_COND_NO)]>;
152 //===----------------------------------------------------------------------===//
153 // Call Instructions...
157 // All calls clobber the non-callee saved registers. Uses for argument
158 // registers are added manually.
159 let Defs = [R0D, R1D, R2D, R3D, R4D, R5D, R14D,
160 F0L, F1L, F2L, F3L, F4L, F5L, F6L, F7L] in {
161 def CALLi : Pseudo<(outs), (ins imm_pcrel:$dst, variable_ops),
162 "brasl\t%r14, $dst", [(SystemZcall imm:$dst)]>;
163 def CALLr : Pseudo<(outs), (ins ADDR64:$dst, variable_ops),
164 "basr\t%r14, $dst", [(SystemZcall ADDR64:$dst)]>;
167 //===----------------------------------------------------------------------===//
168 // Miscellaneous Instructions.
171 let isReMaterializable = 1 in
172 // FIXME: Provide imm12 variant
173 // FIXME: Address should be halfword aligned...
174 def LA64r : RXI<0x47,
175 (outs GR64:$dst), (ins laaddr:$src),
177 [(set GR64:$dst, laaddr:$src)]>;
178 def LA64rm : RXYI<0x71E3,
179 (outs GR64:$dst), (ins i64imm:$src),
180 "larl\t{$dst, $src}",
182 (SystemZpcrelwrapper tglobaladdr:$src))]>;
184 let neverHasSideEffects = 1 in
185 def NOP : Pseudo<(outs), (ins), "# no-op", []>;
187 //===----------------------------------------------------------------------===//
190 let neverHasSideEffects = 1 in {
191 def MOV32rr : RRI<0x18,
192 (outs GR32:$dst), (ins GR32:$src),
195 def MOV64rr : RREI<0xB904,
196 (outs GR64:$dst), (ins GR64:$src),
199 def MOV128rr : Pseudo<(outs GR128:$dst), (ins GR128:$src),
201 "\tlgr\t${dst:subreg_odd}, ${src:subreg_odd}\n"
202 "\tlgr\t${dst:subreg_even}, ${src:subreg_even}",
204 def MOV64rrP : Pseudo<(outs GR64P:$dst), (ins GR64P:$src),
206 "\tlr\t${dst:subreg_odd}, ${src:subreg_odd}\n"
207 "\tlr\t${dst:subreg_even}, ${src:subreg_even}",
211 def MOVSX64rr32 : RREI<0xB914,
212 (outs GR64:$dst), (ins GR32:$src),
213 "lgfr\t{$dst, $src}",
214 [(set GR64:$dst, (sext GR32:$src))]>;
215 def MOVZX64rr32 : RREI<0xB916,
216 (outs GR64:$dst), (ins GR32:$src),
217 "llgfr\t{$dst, $src}",
218 [(set GR64:$dst, (zext GR32:$src))]>;
220 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
221 def MOV32ri16 : RII<0x8A7,
222 (outs GR32:$dst), (ins s16imm:$src),
224 [(set GR32:$dst, immSExt16:$src)]>;
225 def MOV64ri16 : RII<0x9A7,
226 (outs GR64:$dst), (ins s16imm64:$src),
227 "lghi\t{$dst, $src}",
228 [(set GR64:$dst, immSExt16:$src)]>;
230 def MOV64rill16 : RII<0xFA5,
231 (outs GR64:$dst), (ins i64imm:$src),
232 "llill\t{$dst, $src}",
233 [(set GR64:$dst, i64ll16:$src)]>;
234 def MOV64rilh16 : RII<0xEA5,
235 (outs GR64:$dst), (ins i64imm:$src),
236 "llilh\t{$dst, $src}",
237 [(set GR64:$dst, i64lh16:$src)]>;
238 def MOV64rihl16 : RII<0xDA5,
239 (outs GR64:$dst), (ins i64imm:$src),
240 "llihl\t{$dst, $src}",
241 [(set GR64:$dst, i64hl16:$src)]>;
242 def MOV64rihh16 : RII<0xCA5,
243 (outs GR64:$dst), (ins i64imm:$src),
244 "llihh\t{$dst, $src}",
245 [(set GR64:$dst, i64hh16:$src)]>;
247 def MOV64ri32 : RILI<0x1C0,
248 (outs GR64:$dst), (ins s32imm64:$src),
249 "lgfi\t{$dst, $src}",
250 [(set GR64:$dst, immSExt32:$src)]>;
251 def MOV64rilo32 : RILI<0xFC0,
252 (outs GR64:$dst), (ins i64imm:$src),
253 "llilf\t{$dst, $src}",
254 [(set GR64:$dst, i64lo32:$src)]>;
255 def MOV64rihi32 : RILI<0xEC0, (outs GR64:$dst), (ins i64imm:$src),
256 "llihf\t{$dst, $src}",
257 [(set GR64:$dst, i64hi32:$src)]>;
260 let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
261 def MOV32rm : RXI<0x58,
262 (outs GR32:$dst), (ins rriaddr12:$src),
264 [(set GR32:$dst, (load rriaddr12:$src))]>;
265 def MOV32rmy : RXYI<0x58E3,
266 (outs GR32:$dst), (ins rriaddr:$src),
268 [(set GR32:$dst, (load rriaddr:$src))]>;
269 def MOV64rm : RXYI<0x04E3,
270 (outs GR64:$dst), (ins rriaddr:$src),
272 [(set GR64:$dst, (load rriaddr:$src))]>;
273 def MOV64Prm : Pseudo<(outs GR64P:$dst), (ins rriaddr12:$src),
275 "\tl\t${dst:subreg_odd}, $src\n"
276 "\tl\t${dst:subreg_even}, 4+$src",
277 [(set GR64P:$dst, (load rriaddr12:$src))]>;
278 def MOV64Prmy : Pseudo<(outs GR64P:$dst), (ins rriaddr:$src),
280 "\tly\t${dst:subreg_odd}, $src\n"
281 "\tly\t${dst:subreg_even}, 4+$src",
282 [(set GR64P:$dst, (load rriaddr:$src))]>;
283 def MOV128rm : Pseudo<(outs GR128:$dst), (ins rriaddr:$src),
285 "\tlg\t${dst:subreg_odd}, $src\n"
286 "\tlg\t${dst:subreg_even}, 8+$src",
287 [(set GR128:$dst, (load rriaddr:$src))]>;
290 def MOV32mr : RXI<0x50,
291 (outs), (ins rriaddr12:$dst, GR32:$src),
293 [(store GR32:$src, rriaddr12:$dst)]>;
294 def MOV32mry : RXYI<0x50E3,
295 (outs), (ins rriaddr:$dst, GR32:$src),
297 [(store GR32:$src, rriaddr:$dst)]>;
298 def MOV64mr : RXYI<0x24E3,
299 (outs), (ins rriaddr:$dst, GR64:$src),
301 [(store GR64:$src, rriaddr:$dst)]>;
302 def MOV64Pmr : Pseudo<(outs), (ins rriaddr12:$dst, GR64P:$src),
304 "\tst\t${src:subreg_odd}, $dst\n"
305 "\tst\t${src:subreg_even}, 4+$dst",
306 [(store GR64P:$src, rriaddr12:$dst)]>;
307 def MOV64Pmry : Pseudo<(outs), (ins rriaddr:$dst, GR64P:$src),
309 "\tsty\t${src:subreg_odd}, $dst\n"
310 "\tsty\t${src:subreg_even}, 4+$dst",
311 [(store GR64P:$src, rriaddr:$dst)]>;
312 def MOV128mr : Pseudo<(outs), (ins rriaddr:$dst, GR128:$src),
314 "\tstg\t${src:subreg_odd}, $dst\n"
315 "\tstg\t${src:subreg_even}, 8+$dst",
316 [(store GR128:$src, rriaddr:$dst)]>;
318 def MOV8mi : SII<0x92,
319 (outs), (ins riaddr12:$dst, i32i8imm:$src),
321 [(truncstorei8 (i32 i32immSExt8:$src), riaddr12:$dst)]>;
322 def MOV8miy : SIYI<0x52EB,
323 (outs), (ins riaddr:$dst, i32i8imm:$src),
324 "mviy\t{$dst, $src}",
325 [(truncstorei8 (i32 i32immSExt8:$src), riaddr:$dst)]>;
327 let AddedComplexity = 2 in {
328 def MOV16mi : SILI<0xE544,
329 (outs), (ins riaddr12:$dst, s16imm:$src),
330 "mvhhi\t{$dst, $src}",
331 [(truncstorei16 (i32 i32immSExt16:$src), riaddr12:$dst)]>,
333 def MOV32mi16 : SILI<0xE54C,
334 (outs), (ins riaddr12:$dst, s32imm:$src),
335 "mvhi\t{$dst, $src}",
336 [(store (i32 immSExt16:$src), riaddr12:$dst)]>,
338 def MOV64mi16 : SILI<0xE548,
339 (outs), (ins riaddr12:$dst, s32imm64:$src),
340 "mvghi\t{$dst, $src}",
341 [(store (i64 immSExt16:$src), riaddr12:$dst)]>,
346 def MOVSX32rr8 : RREI<0xB926,
347 (outs GR32:$dst), (ins GR32:$src),
349 [(set GR32:$dst, (sext_inreg GR32:$src, i8))]>;
350 def MOVSX64rr8 : RREI<0xB906,
351 (outs GR64:$dst), (ins GR64:$src),
352 "lgbr\t{$dst, $src}",
353 [(set GR64:$dst, (sext_inreg GR64:$src, i8))]>;
354 def MOVSX32rr16 : RREI<0xB927,
355 (outs GR32:$dst), (ins GR32:$src),
357 [(set GR32:$dst, (sext_inreg GR32:$src, i16))]>;
358 def MOVSX64rr16 : RREI<0xB907,
359 (outs GR64:$dst), (ins GR64:$src),
360 "lghr\t{$dst, $src}",
361 [(set GR64:$dst, (sext_inreg GR64:$src, i16))]>;
364 def MOVSX32rm8 : RXYI<0x76E3,
365 (outs GR32:$dst), (ins rriaddr:$src),
367 [(set GR32:$dst, (sextloadi32i8 rriaddr:$src))]>;
368 def MOVSX32rm16 : RXI<0x48,
369 (outs GR32:$dst), (ins rriaddr12:$src),
371 [(set GR32:$dst, (sextloadi32i16 rriaddr12:$src))]>;
372 def MOVSX32rm16y : RXYI<0x78E3,
373 (outs GR32:$dst), (ins rriaddr:$src),
375 [(set GR32:$dst, (sextloadi32i16 rriaddr:$src))]>;
376 def MOVSX64rm8 : RXYI<0x77E3,
377 (outs GR64:$dst), (ins rriaddr:$src),
379 [(set GR64:$dst, (sextloadi64i8 rriaddr:$src))]>;
380 def MOVSX64rm16 : RXYI<0x15E3,
381 (outs GR64:$dst), (ins rriaddr:$src),
383 [(set GR64:$dst, (sextloadi64i16 rriaddr:$src))]>;
384 def MOVSX64rm32 : RXYI<0x14E3,
385 (outs GR64:$dst), (ins rriaddr:$src),
387 [(set GR64:$dst, (sextloadi64i32 rriaddr:$src))]>;
389 def MOVZX32rm8 : RXYI<0x94E3,
390 (outs GR32:$dst), (ins rriaddr:$src),
392 [(set GR32:$dst, (zextloadi32i8 rriaddr:$src))]>;
393 def MOVZX32rm16 : RXYI<0x95E3,
394 (outs GR32:$dst), (ins rriaddr:$src),
396 [(set GR32:$dst, (zextloadi32i16 rriaddr:$src))]>;
397 def MOVZX64rm8 : RXYI<0x90E3,
398 (outs GR64:$dst), (ins rriaddr:$src),
399 "llgc\t{$dst, $src}",
400 [(set GR64:$dst, (zextloadi64i8 rriaddr:$src))]>;
401 def MOVZX64rm16 : RXYI<0x91E3,
402 (outs GR64:$dst), (ins rriaddr:$src),
403 "llgh\t{$dst, $src}",
404 [(set GR64:$dst, (zextloadi64i16 rriaddr:$src))]>;
405 def MOVZX64rm32 : RXYI<0x16E3,
406 (outs GR64:$dst), (ins rriaddr:$src),
407 "llgf\t{$dst, $src}",
408 [(set GR64:$dst, (zextloadi64i32 rriaddr:$src))]>;
411 def MOV32m8r : RXI<0x42,
412 (outs), (ins rriaddr12:$dst, GR32:$src),
414 [(truncstorei8 GR32:$src, rriaddr12:$dst)]>;
416 def MOV32m8ry : RXYI<0x72E3,
417 (outs), (ins rriaddr:$dst, GR32:$src),
418 "stcy\t{$src, $dst}",
419 [(truncstorei8 GR32:$src, rriaddr:$dst)]>;
421 def MOV32m16r : RXI<0x40,
422 (outs), (ins rriaddr12:$dst, GR32:$src),
424 [(truncstorei16 GR32:$src, rriaddr12:$dst)]>;
426 def MOV32m16ry : RXYI<0x70E3,
427 (outs), (ins rriaddr:$dst, GR32:$src),
428 "sthy\t{$src, $dst}",
429 [(truncstorei16 GR32:$src, rriaddr:$dst)]>;
431 def MOV64m8r : RXI<0x42,
432 (outs), (ins rriaddr12:$dst, GR64:$src),
434 [(truncstorei8 GR64:$src, rriaddr12:$dst)]>;
436 def MOV64m8ry : RXYI<0x72E3,
437 (outs), (ins rriaddr:$dst, GR64:$src),
438 "stcy\t{$src, $dst}",
439 [(truncstorei8 GR64:$src, rriaddr:$dst)]>;
441 def MOV64m16r : RXI<0x40,
442 (outs), (ins rriaddr12:$dst, GR64:$src),
444 [(truncstorei16 GR64:$src, rriaddr12:$dst)]>;
446 def MOV64m16ry : RXYI<0x70E3,
447 (outs), (ins rriaddr:$dst, GR64:$src),
448 "sthy\t{$src, $dst}",
449 [(truncstorei16 GR64:$src, rriaddr:$dst)]>;
451 def MOV64m32r : RXI<0x50,
452 (outs), (ins rriaddr12:$dst, GR64:$src),
454 [(truncstorei32 GR64:$src, rriaddr12:$dst)]>;
456 def MOV64m32ry : RXYI<0x50E3,
457 (outs), (ins rriaddr:$dst, GR64:$src),
459 [(truncstorei32 GR64:$src, rriaddr:$dst)]>;
461 // multiple regs moves
462 // FIXME: should we use multiple arg nodes?
463 def MOV32mrm : RSYI<0x90EB,
464 (outs), (ins riaddr:$dst, GR32:$from, GR32:$to),
465 "stmy\t{$from, $to, $dst}",
467 def MOV64mrm : RSYI<0x24EB,
468 (outs), (ins riaddr:$dst, GR64:$from, GR64:$to),
469 "stmg\t{$from, $to, $dst}",
471 def MOV32rmm : RSYI<0x90EB,
472 (outs GR32:$from, GR32:$to), (ins riaddr:$dst),
473 "lmy\t{$from, $to, $dst}",
475 def MOV64rmm : RSYI<0x04EB,
476 (outs GR64:$from, GR64:$to), (ins riaddr:$dst),
477 "lmg\t{$from, $to, $dst}",
480 let isReMaterializable = 1, isAsCheapAsAMove = 1, isTwoAddress = 1 in {
481 def MOV64Pr0_even : Pseudo<(outs GR64P:$dst), (ins GR64P:$src),
482 "lhi\t${dst:subreg_even}, 0",
484 def MOV128r0_even : Pseudo<(outs GR128:$dst), (ins GR128:$src),
485 "lghi\t${dst:subreg_even}, 0",
490 def BSWAP32rr : RREI<0xB91F,
491 (outs GR32:$dst), (ins GR32:$src),
492 "lrvr\t{$dst, $src}",
493 [(set GR32:$dst, (bswap GR32:$src))]>;
494 def BSWAP64rr : RREI<0xB90F,
495 (outs GR64:$dst), (ins GR64:$src),
496 "lrvgr\t{$dst, $src}",
497 [(set GR64:$dst, (bswap GR64:$src))]>;
499 // FIXME: this is invalid pattern for big-endian
500 //def BSWAP16rm : RXYI<0x1FE3, (outs GR32:$dst), (ins rriaddr:$src),
501 // "lrvh\t{$dst, $src}",
502 // [(set GR32:$dst, (bswap (extloadi32i16 rriaddr:$src)))]>;
503 def BSWAP32rm : RXYI<0x1EE3, (outs GR32:$dst), (ins rriaddr:$src),
505 [(set GR32:$dst, (bswap (load rriaddr:$src)))]>;
506 def BSWAP64rm : RXYI<0x0FE3, (outs GR64:$dst), (ins rriaddr:$src),
507 "lrvg\t{$dst, $src}",
508 [(set GR64:$dst, (bswap (load rriaddr:$src)))]>;
510 //def BSWAP16mr : RXYI<0xE33F, (outs), (ins rriaddr:$dst, GR32:$src),
511 // "strvh\t{$src, $dst}",
512 // [(truncstorei16 (bswap GR32:$src), rriaddr:$dst)]>;
513 def BSWAP32mr : RXYI<0xE33E, (outs), (ins rriaddr:$dst, GR32:$src),
514 "strv\t{$src, $dst}",
515 [(store (bswap GR32:$src), rriaddr:$dst)]>;
516 def BSWAP64mr : RXYI<0xE32F, (outs), (ins rriaddr:$dst, GR64:$src),
517 "strvg\t{$src, $dst}",
518 [(store (bswap GR64:$src), rriaddr:$dst)]>;
520 //===----------------------------------------------------------------------===//
521 // Arithmetic Instructions
523 let Defs = [PSW] in {
524 def NEG32rr : RRI<0x13,
525 (outs GR32:$dst), (ins GR32:$src),
527 [(set GR32:$dst, (ineg GR32:$src)),
529 def NEG64rr : RREI<0xB903, (outs GR64:$dst), (ins GR64:$src),
530 "lcgr\t{$dst, $src}",
531 [(set GR64:$dst, (ineg GR64:$src)),
533 def NEG64rr32 : RREI<0xB913, (outs GR64:$dst), (ins GR32:$src),
534 "lcgfr\t{$dst, $src}",
535 [(set GR64:$dst, (ineg (sext GR32:$src))),
539 let isTwoAddress = 1 in {
541 let Defs = [PSW] in {
543 let isCommutable = 1 in { // X = ADD Y, Z == X = ADD Z, Y
544 def ADD32rr : RRI<0x1A, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
546 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
548 def ADD64rr : RREI<0xB908, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
549 "agr\t{$dst, $src2}",
550 [(set GR64:$dst, (add GR64:$src1, GR64:$src2)),
554 def ADD32rm : RXI<0x5A, (outs GR32:$dst), (ins GR32:$src1, rriaddr12:$src2),
556 [(set GR32:$dst, (add GR32:$src1, (load rriaddr12:$src2))),
558 def ADD32rmy : RXYI<0xE35A, (outs GR32:$dst), (ins GR32:$src1, rriaddr:$src2),
560 [(set GR32:$dst, (add GR32:$src1, (load rriaddr:$src2))),
562 def ADD64rm : RXYI<0xE308, (outs GR64:$dst), (ins GR64:$src1, rriaddr:$src2),
564 [(set GR64:$dst, (add GR64:$src1, (load rriaddr:$src2))),
568 def ADD32ri16 : RII<0xA7A,
569 (outs GR32:$dst), (ins GR32:$src1, s16imm:$src2),
570 "ahi\t{$dst, $src2}",
571 [(set GR32:$dst, (add GR32:$src1, immSExt16:$src2)),
573 def ADD32ri : RILI<0xC29,
574 (outs GR32:$dst), (ins GR32:$src1, s32imm:$src2),
575 "afi\t{$dst, $src2}",
576 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
578 def ADD64ri16 : RILI<0xA7B,
579 (outs GR64:$dst), (ins GR64:$src1, s16imm64:$src2),
580 "aghi\t{$dst, $src2}",
581 [(set GR64:$dst, (add GR64:$src1, immSExt16:$src2)),
583 def ADD64ri32 : RILI<0xC28,
584 (outs GR64:$dst), (ins GR64:$src1, s32imm64:$src2),
585 "agfi\t{$dst, $src2}",
586 [(set GR64:$dst, (add GR64:$src1, immSExt32:$src2)),
589 let isCommutable = 1 in { // X = ADC Y, Z == X = ADC Z, Y
590 def ADC32rr : RRI<0x1E, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
591 "alr\t{$dst, $src2}",
592 [(set GR32:$dst, (addc GR32:$src1, GR32:$src2))]>;
593 def ADC64rr : RREI<0xB90A, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
594 "algr\t{$dst, $src2}",
595 [(set GR64:$dst, (addc GR64:$src1, GR64:$src2))]>;
598 def ADC32ri : RILI<0xC2B,
599 (outs GR32:$dst), (ins GR32:$src1, s32imm:$src2),
600 "alfi\t{$dst, $src2}",
601 [(set GR32:$dst, (addc GR32:$src1, imm:$src2))]>;
602 def ADC64ri32 : RILI<0xC2A,
603 (outs GR64:$dst), (ins GR64:$src1, s32imm64:$src2),
604 "algfi\t{$dst, $src2}",
605 [(set GR64:$dst, (addc GR64:$src1, immSExt32:$src2))]>;
607 let Uses = [PSW] in {
608 def ADDE32rr : RREI<0xB998, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
609 "alcr\t{$dst, $src2}",
610 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2)),
612 def ADDE64rr : RREI<0xB988, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
613 "alcgr\t{$dst, $src2}",
614 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2)),
618 let isCommutable = 1 in { // X = AND Y, Z == X = AND Z, Y
619 def AND32rr : RRI<0x14,
620 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
622 [(set GR32:$dst, (and GR32:$src1, GR32:$src2))]>;
623 def AND64rr : RREI<0xB980,
624 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
625 "ngr\t{$dst, $src2}",
626 [(set GR64:$dst, (and GR64:$src1, GR64:$src2))]>;
629 def AND32rm : RXI<0x54, (outs GR32:$dst), (ins GR32:$src1, rriaddr12:$src2),
631 [(set GR32:$dst, (and GR32:$src1, (load rriaddr12:$src2))),
633 def AND32rmy : RXYI<0xE354, (outs GR32:$dst), (ins GR32:$src1, rriaddr:$src2),
635 [(set GR32:$dst, (and GR32:$src1, (load rriaddr:$src2))),
637 def AND64rm : RXYI<0xE360, (outs GR64:$dst), (ins GR64:$src1, rriaddr:$src2),
639 [(set GR64:$dst, (and GR64:$src1, (load rriaddr:$src2))),
642 def AND32rill16 : RII<0xA57,
643 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
644 "nill\t{$dst, $src2}",
645 [(set GR32:$dst, (and GR32:$src1, i32ll16c:$src2))]>;
646 def AND64rill16 : RII<0xA57,
647 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
648 "nill\t{$dst, $src2}",
649 [(set GR64:$dst, (and GR64:$src1, i64ll16c:$src2))]>;
651 def AND32rilh16 : RII<0xA56,
652 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
653 "nilh\t{$dst, $src2}",
654 [(set GR32:$dst, (and GR32:$src1, i32lh16c:$src2))]>;
655 def AND64rilh16 : RII<0xA56,
656 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
657 "nilh\t{$dst, $src2}",
658 [(set GR64:$dst, (and GR64:$src1, i64lh16c:$src2))]>;
660 def AND64rihl16 : RII<0xA55,
661 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
662 "nihl\t{$dst, $src2}",
663 [(set GR64:$dst, (and GR64:$src1, i64hl16c:$src2))]>;
664 def AND64rihh16 : RII<0xA54,
665 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
666 "nihh\t{$dst, $src2}",
667 [(set GR64:$dst, (and GR64:$src1, i64hh16c:$src2))]>;
669 def AND32ri : RILI<0xC0B,
670 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
671 "nilf\t{$dst, $src2}",
672 [(set GR32:$dst, (and GR32:$src1, imm:$src2))]>;
673 def AND64rilo32 : RILI<0xC0B,
674 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
675 "nilf\t{$dst, $src2}",
676 [(set GR64:$dst, (and GR64:$src1, i64lo32c:$src2))]>;
677 def AND64rihi32 : RILI<0xC0A,
678 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
679 "nihf\t{$dst, $src2}",
680 [(set GR64:$dst, (and GR64:$src1, i64hi32c:$src2))]>;
682 let isCommutable = 1 in { // X = OR Y, Z == X = OR Z, Y
683 def OR32rr : RRI<0x16,
684 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
686 [(set GR32:$dst, (or GR32:$src1, GR32:$src2))]>;
687 def OR64rr : RREI<0xB981,
688 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
689 "ogr\t{$dst, $src2}",
690 [(set GR64:$dst, (or GR64:$src1, GR64:$src2))]>;
693 def OR32rm : RXI<0x56, (outs GR32:$dst), (ins GR32:$src1, rriaddr12:$src2),
695 [(set GR32:$dst, (or GR32:$src1, (load rriaddr12:$src2))),
697 def OR32rmy : RXYI<0xE356, (outs GR32:$dst), (ins GR32:$src1, rriaddr:$src2),
699 [(set GR32:$dst, (or GR32:$src1, (load rriaddr:$src2))),
701 def OR64rm : RXYI<0xE381, (outs GR64:$dst), (ins GR64:$src1, rriaddr:$src2),
703 [(set GR64:$dst, (or GR64:$src1, (load rriaddr:$src2))),
706 // FIXME: Provide proper encoding!
707 def OR32ri16 : RII<0xA5B,
708 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
709 "oill\t{$dst, $src2}",
710 [(set GR32:$dst, (or GR32:$src1, i32ll16:$src2))]>;
711 def OR32ri16h : RII<0xA5A,
712 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
713 "oilh\t{$dst, $src2}",
714 [(set GR32:$dst, (or GR32:$src1, i32lh16:$src2))]>;
715 def OR32ri : RILI<0xC0D,
716 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
717 "oilf\t{$dst, $src2}",
718 [(set GR32:$dst, (or GR32:$src1, imm:$src2))]>;
720 def OR64rill16 : RII<0xA5B,
721 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
722 "oill\t{$dst, $src2}",
723 [(set GR64:$dst, (or GR64:$src1, i64ll16:$src2))]>;
724 def OR64rilh16 : RII<0xA5A,
725 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
726 "oilh\t{$dst, $src2}",
727 [(set GR64:$dst, (or GR64:$src1, i64lh16:$src2))]>;
728 def OR64rihl16 : RII<0xA59,
729 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
730 "oihl\t{$dst, $src2}",
731 [(set GR64:$dst, (or GR64:$src1, i64hl16:$src2))]>;
732 def OR64rihh16 : RII<0xA58,
733 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
734 "oihh\t{$dst, $src2}",
735 [(set GR64:$dst, (or GR64:$src1, i64hh16:$src2))]>;
737 def OR64rilo32 : RILI<0xC0D,
738 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
739 "oilf\t{$dst, $src2}",
740 [(set GR64:$dst, (or GR64:$src1, i64lo32:$src2))]>;
741 def OR64rihi32 : RILI<0xC0C,
742 (outs GR64:$dst), (ins GR64:$src1, i64imm:$src2),
743 "oihf\t{$dst, $src2}",
744 [(set GR64:$dst, (or GR64:$src1, i64hi32:$src2))]>;
746 def SUB32rr : RRI<0x1B,
747 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
749 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2))]>;
750 def SUB64rr : RREI<0xB909,
751 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
752 "sgr\t{$dst, $src2}",
753 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2))]>;
755 def SUB32rm : RXI<0x5B, (outs GR32:$dst), (ins GR32:$src1, rriaddr12:$src2),
757 [(set GR32:$dst, (sub GR32:$src1, (load rriaddr12:$src2))),
759 def SUB32rmy : RXYI<0xE35B, (outs GR32:$dst), (ins GR32:$src1, rriaddr:$src2),
761 [(set GR32:$dst, (sub GR32:$src1, (load rriaddr:$src2))),
763 def SUB64rm : RXYI<0xE309, (outs GR64:$dst), (ins GR64:$src1, rriaddr:$src2),
765 [(set GR64:$dst, (sub GR64:$src1, (load rriaddr:$src2))),
768 def SBC32rr : RRI<0x1F,
769 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
770 "slr\t{$dst, $src2}",
771 [(set GR32:$dst, (subc GR32:$src1, GR32:$src2))]>;
772 def SBC64rr : RREI<0xB90B,
773 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
774 "slgr\t{$dst, $src2}",
775 [(set GR64:$dst, (subc GR64:$src1, GR64:$src2))]>;
777 def SBC32ri : RILI<0xC25,
778 (outs GR32:$dst), (ins GR32:$src1, s32imm:$src2),
779 "sllfi\t{$dst, $src2}",
780 [(set GR32:$dst, (subc GR32:$src1, imm:$src2))]>;
781 def SBC64ri32 : RILI<0xC24,
782 (outs GR64:$dst), (ins GR64:$src1, s32imm64:$src2),
783 "slgfi\t{$dst, $src2}",
784 [(set GR64:$dst, (subc GR64:$src1, immSExt32:$src2))]>;
786 let Uses = [PSW] in {
787 def SUBE32rr : RREI<0xB999, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
788 "slbr\t{$dst, $src2}",
789 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2)),
791 def SUBE64rr : RREI<0xB989, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
792 "slbgr\t{$dst, $src2}",
793 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2)),
797 let isCommutable = 1 in { // X = XOR Y, Z == X = XOR Z, Y
798 def XOR32rr : RRI<0x17,
799 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
801 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2))]>;
802 def XOR64rr : RREI<0xB982,
803 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
804 "xgr\t{$dst, $src2}",
805 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2))]>;
808 def XOR32rm : RXI<0x57,(outs GR32:$dst), (ins GR32:$src1, rriaddr12:$src2),
810 [(set GR32:$dst, (xor GR32:$src1, (load rriaddr12:$src2))),
812 def XOR32rmy : RXYI<0xE357, (outs GR32:$dst), (ins GR32:$src1, rriaddr:$src2),
814 [(set GR32:$dst, (xor GR32:$src1, (load rriaddr:$src2))),
816 def XOR64rm : RXYI<0xE382, (outs GR64:$dst), (ins GR64:$src1, rriaddr:$src2),
818 [(set GR64:$dst, (xor GR64:$src1, (load rriaddr:$src2))),
821 def XOR32ri : RILI<0xC07,
822 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
823 "xilf\t{$dst, $src2}",
824 [(set GR32:$dst, (xor GR32:$src1, imm:$src2))]>;
828 let isCommutable = 1 in { // X = MUL Y, Z == X = MUL Z, Y
829 def MUL32rr : RREI<0xB252,
830 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
831 "msr\t{$dst, $src2}",
832 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2))]>;
833 def MUL64rr : RREI<0xB90C,
834 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
835 "msgr\t{$dst, $src2}",
836 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2))]>;
839 def MUL64rrP : RRI<0x1C,
840 (outs GR64P:$dst), (ins GR64P:$src1, GR32:$src2),
843 def UMUL64rrP : RREI<0xB996,
844 (outs GR64P:$dst), (ins GR64P:$src1, GR32:$src2),
845 "mlr\t{$dst, $src2}",
847 def UMUL128rrP : RREI<0xB986,
848 (outs GR128:$dst), (ins GR128:$src1, GR64:$src2),
849 "mlgr\t{$dst, $src2}",
852 def MUL32ri16 : RII<0xA7C,
853 (outs GR32:$dst), (ins GR32:$src1, s16imm:$src2),
854 "mhi\t{$dst, $src2}",
855 [(set GR32:$dst, (mul GR32:$src1, i32immSExt16:$src2))]>;
856 def MUL64ri16 : RII<0xA7D,
857 (outs GR64:$dst), (ins GR64:$src1, s16imm64:$src2),
858 "mghi\t{$dst, $src2}",
859 [(set GR64:$dst, (mul GR64:$src1, immSExt16:$src2))]>;
861 let AddedComplexity = 2 in {
862 def MUL32ri : RILI<0xC21,
863 (outs GR32:$dst), (ins GR32:$src1, s32imm:$src2),
864 "msfi\t{$dst, $src2}",
865 [(set GR32:$dst, (mul GR32:$src1, imm:$src2))]>,
867 def MUL64ri32 : RILI<0xC20,
868 (outs GR64:$dst), (ins GR64:$src1, s32imm64:$src2),
869 "msgfi\t{$dst, $src2}",
870 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2))]>,
874 def MUL32rm : RXI<0x71,
875 (outs GR32:$dst), (ins GR32:$src1, rriaddr12:$src2),
877 [(set GR32:$dst, (mul GR32:$src1, (load rriaddr12:$src2)))]>;
878 def MUL32rmy : RXYI<0xE351,
879 (outs GR32:$dst), (ins GR32:$src1, rriaddr:$src2),
880 "msy\t{$dst, $src2}",
881 [(set GR32:$dst, (mul GR32:$src1, (load rriaddr:$src2)))]>;
882 def MUL64rm : RXYI<0xE30C,
883 (outs GR64:$dst), (ins GR64:$src1, rriaddr:$src2),
884 "msg\t{$dst, $src2}",
885 [(set GR64:$dst, (mul GR64:$src1, (load rriaddr:$src2)))]>;
887 def MULSX64rr32 : RREI<0xB91C,
888 (outs GR64:$dst), (ins GR64:$src1, GR32:$src2),
889 "msgfr\t{$dst, $src2}",
890 [(set GR64:$dst, (mul GR64:$src1, (sext GR32:$src2)))]>;
892 def SDIVREM32r : RREI<0xB91D,
893 (outs GR128:$dst), (ins GR128:$src1, GR32:$src2),
894 "dsgfr\t{$dst, $src2}",
896 def SDIVREM64r : RREI<0xB90D,
897 (outs GR128:$dst), (ins GR128:$src1, GR64:$src2),
898 "dsgr\t{$dst, $src2}",
901 def UDIVREM32r : RREI<0xB997,
902 (outs GR64P:$dst), (ins GR64P:$src1, GR32:$src2),
903 "dlr\t{$dst, $src2}",
905 def UDIVREM64r : RREI<0xB987,
906 (outs GR128:$dst), (ins GR128:$src1, GR64:$src2),
907 "dlgr\t{$dst, $src2}",
910 def SDIVREM32m : RXYI<0xE31D,
911 (outs GR128:$dst), (ins GR128:$src1, rriaddr:$src2),
912 "dsgf\t{$dst, $src2}",
914 def SDIVREM64m : RXYI<0xE30D,
915 (outs GR128:$dst), (ins GR128:$src1, rriaddr:$src2),
916 "dsg\t{$dst, $src2}",
919 def UDIVREM32m : RXYI<0xE397, (outs GR64P:$dst), (ins GR64P:$src1, rriaddr:$src2),
922 def UDIVREM64m : RXYI<0xE387, (outs GR128:$dst), (ins GR128:$src1, rriaddr:$src2),
923 "dlg\t{$dst, $src2}",
926 } // isTwoAddress = 1
928 //===----------------------------------------------------------------------===//
931 let isTwoAddress = 1 in
932 def SRL32rri : RSI<0x88,
933 (outs GR32:$dst), (ins GR32:$src, riaddr32:$amt),
935 [(set GR32:$dst, (srl GR32:$src, riaddr32:$amt))]>;
936 def SRL64rri : RSYI<0xEB0C,
937 (outs GR64:$dst), (ins GR64:$src, riaddr:$amt),
938 "srlg\t{$dst, $src, $amt}",
939 [(set GR64:$dst, (srl GR64:$src, riaddr:$amt))]>;
941 let isTwoAddress = 1 in
942 def SHL32rri : RSI<0x89,
943 (outs GR32:$dst), (ins GR32:$src, riaddr32:$amt),
945 [(set GR32:$dst, (shl GR32:$src, riaddr32:$amt))]>;
946 def SHL64rri : RSYI<0xEB0D,
947 (outs GR64:$dst), (ins GR64:$src, riaddr:$amt),
948 "sllg\t{$dst, $src, $amt}",
949 [(set GR64:$dst, (shl GR64:$src, riaddr:$amt))]>;
951 let Defs = [PSW] in {
952 let isTwoAddress = 1 in
953 def SRA32rri : RSI<0x8A,
954 (outs GR32:$dst), (ins GR32:$src, riaddr32:$amt),
956 [(set GR32:$dst, (sra GR32:$src, riaddr32:$amt)),
959 def SRA64rri : RSYI<0xEB0A,
960 (outs GR64:$dst), (ins GR64:$src, riaddr:$amt),
961 "srag\t{$dst, $src, $amt}",
962 [(set GR64:$dst, (sra GR64:$src, riaddr:$amt)),
966 def ROTL32rri : RSYI<0xEB1D,
967 (outs GR32:$dst), (ins GR32:$src, riaddr32:$amt),
968 "rll\t{$dst, $src, $amt}",
969 [(set GR32:$dst, (rotl GR32:$src, riaddr32:$amt))]>;
970 def ROTL64rri : RSYI<0xEB1C,
971 (outs GR64:$dst), (ins GR64:$src, riaddr:$amt),
972 "rllg\t{$dst, $src, $amt}",
973 [(set GR64:$dst, (rotl GR64:$src, riaddr:$amt))]>;
975 //===----------------------------------------------------------------------===//
976 // Test instructions (like AND but do not produce any result)
978 // Integer comparisons
979 let Defs = [PSW] in {
980 def CMP32rr : RRI<0x19,
981 (outs), (ins GR32:$src1, GR32:$src2),
983 [(SystemZcmp GR32:$src1, GR32:$src2),
985 def CMP64rr : RREI<0xB920,
986 (outs), (ins GR64:$src1, GR64:$src2),
988 [(SystemZcmp GR64:$src1, GR64:$src2),
991 def CMP32ri : RILI<0xC2D,
992 (outs), (ins GR32:$src1, s32imm:$src2),
994 [(SystemZcmp GR32:$src1, imm:$src2),
996 def CMP64ri32 : RILI<0xC2C,
997 (outs), (ins GR64:$src1, s32imm64:$src2),
998 "cgfi\t$src1, $src2",
999 [(SystemZcmp GR64:$src1, i64immSExt32:$src2),
1002 def CMP32rm : RXI<0x59,
1003 (outs), (ins GR32:$src1, rriaddr12:$src2),
1005 [(SystemZcmp GR32:$src1, (load rriaddr12:$src2)),
1007 def CMP32rmy : RXYI<0xE359,
1008 (outs), (ins GR32:$src1, rriaddr:$src2),
1010 [(SystemZcmp GR32:$src1, (load rriaddr:$src2)),
1012 def CMP64rm : RXYI<0xE320,
1013 (outs), (ins GR64:$src1, rriaddr:$src2),
1015 [(SystemZcmp GR64:$src1, (load rriaddr:$src2)),
1018 def UCMP32rr : RRI<0x15,
1019 (outs), (ins GR32:$src1, GR32:$src2),
1020 "clr\t$src1, $src2",
1021 [(SystemZucmp GR32:$src1, GR32:$src2),
1023 def UCMP64rr : RREI<0xB921,
1024 (outs), (ins GR64:$src1, GR64:$src2),
1025 "clgr\t$src1, $src2",
1026 [(SystemZucmp GR64:$src1, GR64:$src2),
1029 def UCMP32ri : RILI<0xC2F,
1030 (outs), (ins GR32:$src1, i32imm:$src2),
1031 "clfi\t$src1, $src2",
1032 [(SystemZucmp GR32:$src1, imm:$src2),
1034 def UCMP64ri32 : RILI<0xC2E,
1035 (outs), (ins GR64:$src1, i64i32imm:$src2),
1036 "clgfi\t$src1, $src2",
1037 [(SystemZucmp GR64:$src1, i64immZExt32:$src2),
1040 def UCMP32rm : RXI<0x55,
1041 (outs), (ins GR32:$src1, rriaddr12:$src2),
1043 [(SystemZucmp GR32:$src1, (load rriaddr12:$src2)),
1045 def UCMP32rmy : RXYI<0xE355,
1046 (outs), (ins GR32:$src1, rriaddr:$src2),
1047 "cly\t$src1, $src2",
1048 [(SystemZucmp GR32:$src1, (load rriaddr:$src2)),
1050 def UCMP64rm : RXYI<0xE351,
1051 (outs), (ins GR64:$src1, rriaddr:$src2),
1052 "clg\t$src1, $src2",
1053 [(SystemZucmp GR64:$src1, (load rriaddr:$src2)),
1056 def CMPSX64rr32 : RREI<0xB930,
1057 (outs), (ins GR64:$src1, GR32:$src2),
1058 "cgfr\t$src1, $src2",
1059 [(SystemZucmp GR64:$src1, (sext GR32:$src2)),
1061 def UCMPZX64rr32 : RREI<0xB931,
1062 (outs), (ins GR64:$src1, GR32:$src2),
1063 "clgfr\t$src1, $src2",
1064 [(SystemZucmp GR64:$src1, (zext GR32:$src2)),
1067 def CMPSX64rm32 : RXYI<0xE330,
1068 (outs), (ins GR64:$src1, rriaddr:$src2),
1069 "cgf\t$src1, $src2",
1070 [(SystemZucmp GR64:$src1, (sextloadi64i32 rriaddr:$src2)),
1072 def UCMPZX64rm32 : RXYI<0xE331,
1073 (outs), (ins GR64:$src1, rriaddr:$src2),
1074 "clgf\t$src1, $src2",
1075 [(SystemZucmp GR64:$src1, (zextloadi64i32 rriaddr:$src2)),
1078 // FIXME: Add other crazy ucmp forms
1082 //===----------------------------------------------------------------------===//
1083 // Other crazy stuff
1084 let Defs = [PSW] in {
1085 def FLOGR64 : RREI<0xB983,
1086 (outs GR128:$dst), (ins GR64:$src),
1087 "flogr\t{$dst, $src}",
1091 //===----------------------------------------------------------------------===//
1092 // Non-Instruction Patterns.
1093 //===----------------------------------------------------------------------===//
1095 // ConstPools, JumpTables
1096 def : Pat<(SystemZpcrelwrapper tjumptable:$src), (LA64rm tjumptable:$src)>;
1097 def : Pat<(SystemZpcrelwrapper tconstpool:$src), (LA64rm tconstpool:$src)>;
1100 def : Pat<(i64 (anyext GR32:$src)),
1101 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, subreg_32bit)>;
1104 def : Pat<(SystemZcall (i64 tglobaladdr:$dst)), (CALLi tglobaladdr:$dst)>;
1105 def : Pat<(SystemZcall (i64 texternalsym:$dst)), (CALLi texternalsym:$dst)>;
1107 //===----------------------------------------------------------------------===//
1109 //===----------------------------------------------------------------------===//
1111 // FIXME: use add/sub tricks with 32678/-32768
1113 // Arbitrary immediate support.
1114 def : Pat<(i32 imm:$src),
1115 (EXTRACT_SUBREG (MOV64ri32 (i64 imm:$src)), subreg_32bit)>;
1117 // Implement in terms of LLIHF/OILF.
1118 def : Pat<(i64 imm:$imm),
1119 (OR64rilo32 (MOV64rihi32 (HI32 imm:$imm)), (LO32 imm:$imm))>;
1122 def : Pat<(i32 (trunc GR64:$src)),
1123 (EXTRACT_SUBREG GR64:$src, subreg_32bit)>;
1125 // sext_inreg patterns
1126 def : Pat<(sext_inreg GR64:$src, i32),
1127 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, subreg_32bit))>;
1130 def : Pat<(extloadi32i8 rriaddr:$src), (MOVZX32rm8 rriaddr:$src)>;
1131 def : Pat<(extloadi32i16 rriaddr:$src), (MOVZX32rm16 rriaddr:$src)>;
1132 def : Pat<(extloadi64i8 rriaddr:$src), (MOVZX64rm8 rriaddr:$src)>;
1133 def : Pat<(extloadi64i16 rriaddr:$src), (MOVZX64rm16 rriaddr:$src)>;
1134 def : Pat<(extloadi64i32 rriaddr:$src), (MOVZX64rm32 rriaddr:$src)>;
1137 def : Pat<(mulhs GR32:$src1, GR32:$src2),
1138 (EXTRACT_SUBREG (MUL64rrP (INSERT_SUBREG (v2i32 (IMPLICIT_DEF)),
1139 GR32:$src1, subreg_odd32),
1143 def : Pat<(mulhu GR32:$src1, GR32:$src2),
1144 (EXTRACT_SUBREG (UMUL64rrP (INSERT_SUBREG (v2i32 (IMPLICIT_DEF)),
1145 GR32:$src1, subreg_odd32),
1148 def : Pat<(mulhu GR64:$src1, GR64:$src2),
1149 (EXTRACT_SUBREG (UMUL128rrP (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)),
1150 GR64:$src1, subreg_odd),
1154 def : Pat<(ctlz GR64:$src),
1155 (EXTRACT_SUBREG (FLOGR64 GR64:$src), subreg_even)>;