It's not legal to fold a load from a narrower stack slot into a wider instruction...
[llvm/avr.git] / lib / CodeGen / ScheduleDAGEmit.cpp
blob770f5bbbdbb1d8d98a1bc4f4700a998ec9a96214
1 //===---- ScheduleDAGEmit.cpp - Emit routines for the ScheduleDAG class ---===//
2 //
3 // The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This implements the Emit routines for the ScheduleDAG class, which creates
11 // MachineInstrs according to the computed schedule.
13 //===----------------------------------------------------------------------===//
15 #define DEBUG_TYPE "pre-RA-sched"
16 #include "llvm/CodeGen/ScheduleDAG.h"
17 #include "llvm/CodeGen/MachineConstantPool.h"
18 #include "llvm/CodeGen/MachineFunction.h"
19 #include "llvm/CodeGen/MachineInstrBuilder.h"
20 #include "llvm/CodeGen/MachineRegisterInfo.h"
21 #include "llvm/Target/TargetData.h"
22 #include "llvm/Target/TargetMachine.h"
23 #include "llvm/Target/TargetInstrInfo.h"
24 #include "llvm/Target/TargetLowering.h"
25 #include "llvm/ADT/Statistic.h"
26 #include "llvm/Support/CommandLine.h"
27 #include "llvm/Support/Debug.h"
28 #include "llvm/Support/MathExtras.h"
29 using namespace llvm;
31 void ScheduleDAG::AddMemOperand(MachineInstr *MI, const MachineMemOperand &MO) {
32 MI->addMemOperand(MF, MO);
35 void ScheduleDAG::EmitNoop() {
36 TII->insertNoop(*BB, InsertPos);
39 void ScheduleDAG::EmitPhysRegCopy(SUnit *SU,
40 DenseMap<SUnit*, unsigned> &VRBaseMap) {
41 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
42 I != E; ++I) {
43 if (I->isCtrl()) continue; // ignore chain preds
44 if (I->getSUnit()->CopyDstRC) {
45 // Copy to physical register.
46 DenseMap<SUnit*, unsigned>::iterator VRI = VRBaseMap.find(I->getSUnit());
47 assert(VRI != VRBaseMap.end() && "Node emitted out of order - late");
48 // Find the destination physical register.
49 unsigned Reg = 0;
50 for (SUnit::const_succ_iterator II = SU->Succs.begin(),
51 EE = SU->Succs.end(); II != EE; ++II) {
52 if (II->getReg()) {
53 Reg = II->getReg();
54 break;
57 TII->copyRegToReg(*BB, InsertPos, Reg, VRI->second,
58 SU->CopyDstRC, SU->CopySrcRC);
59 } else {
60 // Copy from physical register.
61 assert(I->getReg() && "Unknown physical register!");
62 unsigned VRBase = MRI.createVirtualRegister(SU->CopyDstRC);
63 bool isNew = VRBaseMap.insert(std::make_pair(SU, VRBase)).second;
64 isNew = isNew; // Silence compiler warning.
65 assert(isNew && "Node emitted out of order - early");
66 TII->copyRegToReg(*BB, InsertPos, VRBase, I->getReg(),
67 SU->CopyDstRC, SU->CopySrcRC);
69 break;