Add proper ISD::RET lowering
[llvm/msp430.git] / lib / Target / ARM / ARMConstantIslandPass.cpp
blob746d5edf17c0cd4069c9d362b0ecfd27bc01daa8
1 //===-- ARMConstantIslandPass.cpp - ARM constant islands --------*- C++ -*-===//
2 //
3 // The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file contains a pass that splits the constant pool up into 'islands'
11 // which are scattered through-out the function. This is required due to the
12 // limited pc-relative displacements that ARM has.
14 //===----------------------------------------------------------------------===//
16 #define DEBUG_TYPE "arm-cp-islands"
17 #include "ARM.h"
18 #include "ARMMachineFunctionInfo.h"
19 #include "ARMInstrInfo.h"
20 #include "llvm/CodeGen/MachineConstantPool.h"
21 #include "llvm/CodeGen/MachineFunctionPass.h"
22 #include "llvm/CodeGen/MachineInstrBuilder.h"
23 #include "llvm/Target/TargetData.h"
24 #include "llvm/Target/TargetMachine.h"
25 #include "llvm/Support/Compiler.h"
26 #include "llvm/Support/Debug.h"
27 #include "llvm/ADT/SmallVector.h"
28 #include "llvm/ADT/STLExtras.h"
29 #include "llvm/ADT/Statistic.h"
30 using namespace llvm;
32 STATISTIC(NumCPEs, "Number of constpool entries");
33 STATISTIC(NumSplit, "Number of uncond branches inserted");
34 STATISTIC(NumCBrFixed, "Number of cond branches fixed");
35 STATISTIC(NumUBrFixed, "Number of uncond branches fixed");
37 namespace {
38 /// ARMConstantIslands - Due to limited PC-relative displacements, ARM
39 /// requires constant pool entries to be scattered among the instructions
40 /// inside a function. To do this, it completely ignores the normal LLVM
41 /// constant pool; instead, it places constants wherever it feels like with
42 /// special instructions.
43 ///
44 /// The terminology used in this pass includes:
45 /// Islands - Clumps of constants placed in the function.
46 /// Water - Potential places where an island could be formed.
47 /// CPE - A constant pool entry that has been placed somewhere, which
48 /// tracks a list of users.
49 class VISIBILITY_HIDDEN ARMConstantIslands : public MachineFunctionPass {
50 /// BBSizes - The size of each MachineBasicBlock in bytes of code, indexed
51 /// by MBB Number. The two-byte pads required for Thumb alignment are
52 /// counted as part of the following block (i.e., the offset and size for
53 /// a padded block will both be ==2 mod 4).
54 std::vector<unsigned> BBSizes;
56 /// BBOffsets - the offset of each MBB in bytes, starting from 0.
57 /// The two-byte pads required for Thumb alignment are counted as part of
58 /// the following block.
59 std::vector<unsigned> BBOffsets;
61 /// WaterList - A sorted list of basic blocks where islands could be placed
62 /// (i.e. blocks that don't fall through to the following block, due
63 /// to a return, unreachable, or unconditional branch).
64 std::vector<MachineBasicBlock*> WaterList;
66 /// CPUser - One user of a constant pool, keeping the machine instruction
67 /// pointer, the constant pool being referenced, and the max displacement
68 /// allowed from the instruction to the CP.
69 struct CPUser {
70 MachineInstr *MI;
71 MachineInstr *CPEMI;
72 unsigned MaxDisp;
73 CPUser(MachineInstr *mi, MachineInstr *cpemi, unsigned maxdisp)
74 : MI(mi), CPEMI(cpemi), MaxDisp(maxdisp) {}
77 /// CPUsers - Keep track of all of the machine instructions that use various
78 /// constant pools and their max displacement.
79 std::vector<CPUser> CPUsers;
81 /// CPEntry - One per constant pool entry, keeping the machine instruction
82 /// pointer, the constpool index, and the number of CPUser's which
83 /// reference this entry.
84 struct CPEntry {
85 MachineInstr *CPEMI;
86 unsigned CPI;
87 unsigned RefCount;
88 CPEntry(MachineInstr *cpemi, unsigned cpi, unsigned rc = 0)
89 : CPEMI(cpemi), CPI(cpi), RefCount(rc) {}
92 /// CPEntries - Keep track of all of the constant pool entry machine
93 /// instructions. For each original constpool index (i.e. those that
94 /// existed upon entry to this pass), it keeps a vector of entries.
95 /// Original elements are cloned as we go along; the clones are
96 /// put in the vector of the original element, but have distinct CPIs.
97 std::vector<std::vector<CPEntry> > CPEntries;
99 /// ImmBranch - One per immediate branch, keeping the machine instruction
100 /// pointer, conditional or unconditional, the max displacement,
101 /// and (if isCond is true) the corresponding unconditional branch
102 /// opcode.
103 struct ImmBranch {
104 MachineInstr *MI;
105 unsigned MaxDisp : 31;
106 bool isCond : 1;
107 int UncondBr;
108 ImmBranch(MachineInstr *mi, unsigned maxdisp, bool cond, int ubr)
109 : MI(mi), MaxDisp(maxdisp), isCond(cond), UncondBr(ubr) {}
112 /// ImmBranches - Keep track of all the immediate branch instructions.
114 std::vector<ImmBranch> ImmBranches;
116 /// PushPopMIs - Keep track of all the Thumb push / pop instructions.
118 SmallVector<MachineInstr*, 4> PushPopMIs;
120 /// HasFarJump - True if any far jump instruction has been emitted during
121 /// the branch fix up pass.
122 bool HasFarJump;
124 const TargetInstrInfo *TII;
125 ARMFunctionInfo *AFI;
126 bool isThumb;
127 public:
128 static char ID;
129 ARMConstantIslands() : MachineFunctionPass(&ID) {}
131 virtual bool runOnMachineFunction(MachineFunction &Fn);
133 virtual const char *getPassName() const {
134 return "ARM constant island placement and branch shortening pass";
137 private:
138 void DoInitialPlacement(MachineFunction &Fn,
139 std::vector<MachineInstr*> &CPEMIs);
140 CPEntry *findConstPoolEntry(unsigned CPI, const MachineInstr *CPEMI);
141 void InitialFunctionScan(MachineFunction &Fn,
142 const std::vector<MachineInstr*> &CPEMIs);
143 MachineBasicBlock *SplitBlockBeforeInstr(MachineInstr *MI);
144 void UpdateForInsertedWaterBlock(MachineBasicBlock *NewBB);
145 void AdjustBBOffsetsAfter(MachineBasicBlock *BB, int delta);
146 bool DecrementOldEntry(unsigned CPI, MachineInstr* CPEMI);
147 int LookForExistingCPEntry(CPUser& U, unsigned UserOffset);
148 bool LookForWater(CPUser&U, unsigned UserOffset,
149 MachineBasicBlock** NewMBB);
150 MachineBasicBlock* AcceptWater(MachineBasicBlock *WaterBB,
151 std::vector<MachineBasicBlock*>::iterator IP);
152 void CreateNewWater(unsigned CPUserIndex, unsigned UserOffset,
153 MachineBasicBlock** NewMBB);
154 bool HandleConstantPoolUser(MachineFunction &Fn, unsigned CPUserIndex);
155 void RemoveDeadCPEMI(MachineInstr *CPEMI);
156 bool RemoveUnusedCPEntries();
157 bool CPEIsInRange(MachineInstr *MI, unsigned UserOffset,
158 MachineInstr *CPEMI, unsigned Disp,
159 bool DoDump);
160 bool WaterIsInRange(unsigned UserOffset, MachineBasicBlock *Water,
161 CPUser &U);
162 bool OffsetIsInRange(unsigned UserOffset, unsigned TrialOffset,
163 unsigned Disp, bool NegativeOK);
164 bool BBIsInRange(MachineInstr *MI, MachineBasicBlock *BB, unsigned Disp);
165 bool FixUpImmediateBr(MachineFunction &Fn, ImmBranch &Br);
166 bool FixUpConditionalBr(MachineFunction &Fn, ImmBranch &Br);
167 bool FixUpUnconditionalBr(MachineFunction &Fn, ImmBranch &Br);
168 bool UndoLRSpillRestore();
170 unsigned GetOffsetOf(MachineInstr *MI) const;
171 void dumpBBs();
172 void verify(MachineFunction &Fn);
174 char ARMConstantIslands::ID = 0;
177 /// verify - check BBOffsets, BBSizes, alignment of islands
178 void ARMConstantIslands::verify(MachineFunction &Fn) {
179 assert(BBOffsets.size() == BBSizes.size());
180 for (unsigned i = 1, e = BBOffsets.size(); i != e; ++i)
181 assert(BBOffsets[i-1]+BBSizes[i-1] == BBOffsets[i]);
182 if (isThumb) {
183 for (MachineFunction::iterator MBBI = Fn.begin(), E = Fn.end();
184 MBBI != E; ++MBBI) {
185 MachineBasicBlock *MBB = MBBI;
186 if (!MBB->empty() &&
187 MBB->begin()->getOpcode() == ARM::CONSTPOOL_ENTRY)
188 assert((BBOffsets[MBB->getNumber()]%4 == 0 &&
189 BBSizes[MBB->getNumber()]%4 == 0) ||
190 (BBOffsets[MBB->getNumber()]%4 != 0 &&
191 BBSizes[MBB->getNumber()]%4 != 0));
196 /// print block size and offset information - debugging
197 void ARMConstantIslands::dumpBBs() {
198 for (unsigned J = 0, E = BBOffsets.size(); J !=E; ++J) {
199 DOUT << "block " << J << " offset " << BBOffsets[J] <<
200 " size " << BBSizes[J] << "\n";
204 /// createARMConstantIslandPass - returns an instance of the constpool
205 /// island pass.
206 FunctionPass *llvm::createARMConstantIslandPass() {
207 return new ARMConstantIslands();
210 bool ARMConstantIslands::runOnMachineFunction(MachineFunction &Fn) {
211 MachineConstantPool &MCP = *Fn.getConstantPool();
213 TII = Fn.getTarget().getInstrInfo();
214 AFI = Fn.getInfo<ARMFunctionInfo>();
215 isThumb = AFI->isThumbFunction();
217 HasFarJump = false;
219 // Renumber all of the machine basic blocks in the function, guaranteeing that
220 // the numbers agree with the position of the block in the function.
221 Fn.RenumberBlocks();
223 /// Thumb functions containing constant pools get 2-byte alignment. This is so
224 /// we can keep exact track of where the alignment padding goes. Set default.
225 AFI->setAlign(isThumb ? 1U : 2U);
227 // Perform the initial placement of the constant pool entries. To start with,
228 // we put them all at the end of the function.
229 std::vector<MachineInstr*> CPEMIs;
230 if (!MCP.isEmpty()) {
231 DoInitialPlacement(Fn, CPEMIs);
232 if (isThumb)
233 AFI->setAlign(2U);
236 /// The next UID to take is the first unused one.
237 AFI->initConstPoolEntryUId(CPEMIs.size());
239 // Do the initial scan of the function, building up information about the
240 // sizes of each block, the location of all the water, and finding all of the
241 // constant pool users.
242 InitialFunctionScan(Fn, CPEMIs);
243 CPEMIs.clear();
245 /// Remove dead constant pool entries.
246 RemoveUnusedCPEntries();
248 // Iteratively place constant pool entries and fix up branches until there
249 // is no change.
250 bool MadeChange = false;
251 while (true) {
252 bool Change = false;
253 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i)
254 Change |= HandleConstantPoolUser(Fn, i);
255 DEBUG(dumpBBs());
256 for (unsigned i = 0, e = ImmBranches.size(); i != e; ++i)
257 Change |= FixUpImmediateBr(Fn, ImmBranches[i]);
258 DEBUG(dumpBBs());
259 if (!Change)
260 break;
261 MadeChange = true;
264 // After a while, this might be made debug-only, but it is not expensive.
265 verify(Fn);
267 // If LR has been forced spilled and no far jumps (i.e. BL) has been issued.
268 // Undo the spill / restore of LR if possible.
269 if (!HasFarJump && AFI->isLRSpilledForFarJump() && isThumb)
270 MadeChange |= UndoLRSpillRestore();
272 BBSizes.clear();
273 BBOffsets.clear();
274 WaterList.clear();
275 CPUsers.clear();
276 CPEntries.clear();
277 ImmBranches.clear();
278 PushPopMIs.clear();
280 return MadeChange;
283 /// DoInitialPlacement - Perform the initial placement of the constant pool
284 /// entries. To start with, we put them all at the end of the function.
285 void ARMConstantIslands::DoInitialPlacement(MachineFunction &Fn,
286 std::vector<MachineInstr*> &CPEMIs){
287 // Create the basic block to hold the CPE's.
288 MachineBasicBlock *BB = Fn.CreateMachineBasicBlock();
289 Fn.push_back(BB);
291 // Add all of the constants from the constant pool to the end block, use an
292 // identity mapping of CPI's to CPE's.
293 const std::vector<MachineConstantPoolEntry> &CPs =
294 Fn.getConstantPool()->getConstants();
296 const TargetData &TD = *Fn.getTarget().getTargetData();
297 for (unsigned i = 0, e = CPs.size(); i != e; ++i) {
298 unsigned Size = TD.getTypePaddedSize(CPs[i].getType());
299 // Verify that all constant pool entries are a multiple of 4 bytes. If not,
300 // we would have to pad them out or something so that instructions stay
301 // aligned.
302 assert((Size & 3) == 0 && "CP Entry not multiple of 4 bytes!");
303 MachineInstr *CPEMI =
304 BuildMI(BB, DebugLoc::getUnknownLoc(), TII->get(ARM::CONSTPOOL_ENTRY))
305 .addImm(i).addConstantPoolIndex(i).addImm(Size);
306 CPEMIs.push_back(CPEMI);
308 // Add a new CPEntry, but no corresponding CPUser yet.
309 std::vector<CPEntry> CPEs;
310 CPEs.push_back(CPEntry(CPEMI, i));
311 CPEntries.push_back(CPEs);
312 NumCPEs++;
313 DOUT << "Moved CPI#" << i << " to end of function as #" << i << "\n";
317 /// BBHasFallthrough - Return true if the specified basic block can fallthrough
318 /// into the block immediately after it.
319 static bool BBHasFallthrough(MachineBasicBlock *MBB) {
320 // Get the next machine basic block in the function.
321 MachineFunction::iterator MBBI = MBB;
322 if (next(MBBI) == MBB->getParent()->end()) // Can't fall off end of function.
323 return false;
325 MachineBasicBlock *NextBB = next(MBBI);
326 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
327 E = MBB->succ_end(); I != E; ++I)
328 if (*I == NextBB)
329 return true;
331 return false;
334 /// findConstPoolEntry - Given the constpool index and CONSTPOOL_ENTRY MI,
335 /// look up the corresponding CPEntry.
336 ARMConstantIslands::CPEntry
337 *ARMConstantIslands::findConstPoolEntry(unsigned CPI,
338 const MachineInstr *CPEMI) {
339 std::vector<CPEntry> &CPEs = CPEntries[CPI];
340 // Number of entries per constpool index should be small, just do a
341 // linear search.
342 for (unsigned i = 0, e = CPEs.size(); i != e; ++i) {
343 if (CPEs[i].CPEMI == CPEMI)
344 return &CPEs[i];
346 return NULL;
349 /// InitialFunctionScan - Do the initial scan of the function, building up
350 /// information about the sizes of each block, the location of all the water,
351 /// and finding all of the constant pool users.
352 void ARMConstantIslands::InitialFunctionScan(MachineFunction &Fn,
353 const std::vector<MachineInstr*> &CPEMIs) {
354 unsigned Offset = 0;
355 for (MachineFunction::iterator MBBI = Fn.begin(), E = Fn.end();
356 MBBI != E; ++MBBI) {
357 MachineBasicBlock &MBB = *MBBI;
359 // If this block doesn't fall through into the next MBB, then this is
360 // 'water' that a constant pool island could be placed.
361 if (!BBHasFallthrough(&MBB))
362 WaterList.push_back(&MBB);
364 unsigned MBBSize = 0;
365 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
366 I != E; ++I) {
367 // Add instruction size to MBBSize.
368 MBBSize += TII->GetInstSizeInBytes(I);
370 int Opc = I->getOpcode();
371 if (I->getDesc().isBranch()) {
372 bool isCond = false;
373 unsigned Bits = 0;
374 unsigned Scale = 1;
375 int UOpc = Opc;
376 switch (Opc) {
377 case ARM::tBR_JTr:
378 // A Thumb table jump may involve padding; for the offsets to
379 // be right, functions containing these must be 4-byte aligned.
380 AFI->setAlign(2U);
381 if ((Offset+MBBSize)%4 != 0)
382 MBBSize += 2; // padding
383 continue; // Does not get an entry in ImmBranches
384 default:
385 continue; // Ignore other JT branches
386 case ARM::Bcc:
387 isCond = true;
388 UOpc = ARM::B;
389 // Fallthrough
390 case ARM::B:
391 Bits = 24;
392 Scale = 4;
393 break;
394 case ARM::tBcc:
395 isCond = true;
396 UOpc = ARM::tB;
397 Bits = 8;
398 Scale = 2;
399 break;
400 case ARM::tB:
401 Bits = 11;
402 Scale = 2;
403 break;
406 // Record this immediate branch.
407 unsigned MaxOffs = ((1 << (Bits-1))-1) * Scale;
408 ImmBranches.push_back(ImmBranch(I, MaxOffs, isCond, UOpc));
411 if (Opc == ARM::tPUSH || Opc == ARM::tPOP_RET)
412 PushPopMIs.push_back(I);
414 // Scan the instructions for constant pool operands.
415 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op)
416 if (I->getOperand(op).isCPI()) {
417 // We found one. The addressing mode tells us the max displacement
418 // from the PC that this instruction permits.
420 // Basic size info comes from the TSFlags field.
421 unsigned Bits = 0;
422 unsigned Scale = 1;
423 unsigned TSFlags = I->getDesc().TSFlags;
424 switch (TSFlags & ARMII::AddrModeMask) {
425 default:
426 // Constant pool entries can reach anything.
427 if (I->getOpcode() == ARM::CONSTPOOL_ENTRY)
428 continue;
429 if (I->getOpcode() == ARM::tLEApcrel) {
430 Bits = 8; // Taking the address of a CP entry.
431 break;
433 assert(0 && "Unknown addressing mode for CP reference!");
434 case ARMII::AddrMode1: // AM1: 8 bits << 2
435 Bits = 8;
436 Scale = 4; // Taking the address of a CP entry.
437 break;
438 case ARMII::AddrMode2:
439 Bits = 12; // +-offset_12
440 break;
441 case ARMII::AddrMode3:
442 Bits = 8; // +-offset_8
443 break;
444 // addrmode4 has no immediate offset.
445 case ARMII::AddrMode5:
446 Bits = 8;
447 Scale = 4; // +-(offset_8*4)
448 break;
449 case ARMII::AddrModeT1:
450 Bits = 5; // +offset_5
451 break;
452 case ARMII::AddrModeT2:
453 Bits = 5;
454 Scale = 2; // +(offset_5*2)
455 break;
456 case ARMII::AddrModeT4:
457 Bits = 5;
458 Scale = 4; // +(offset_5*4)
459 break;
460 case ARMII::AddrModeTs:
461 Bits = 8;
462 Scale = 4; // +(offset_8*4)
463 break;
466 // Remember that this is a user of a CP entry.
467 unsigned CPI = I->getOperand(op).getIndex();
468 MachineInstr *CPEMI = CPEMIs[CPI];
469 unsigned MaxOffs = ((1 << Bits)-1) * Scale;
470 CPUsers.push_back(CPUser(I, CPEMI, MaxOffs));
472 // Increment corresponding CPEntry reference count.
473 CPEntry *CPE = findConstPoolEntry(CPI, CPEMI);
474 assert(CPE && "Cannot find a corresponding CPEntry!");
475 CPE->RefCount++;
477 // Instructions can only use one CP entry, don't bother scanning the
478 // rest of the operands.
479 break;
483 // In thumb mode, if this block is a constpool island, we may need padding
484 // so it's aligned on 4 byte boundary.
485 if (isThumb &&
486 !MBB.empty() &&
487 MBB.begin()->getOpcode() == ARM::CONSTPOOL_ENTRY &&
488 (Offset%4) != 0)
489 MBBSize += 2;
491 BBSizes.push_back(MBBSize);
492 BBOffsets.push_back(Offset);
493 Offset += MBBSize;
497 /// GetOffsetOf - Return the current offset of the specified machine instruction
498 /// from the start of the function. This offset changes as stuff is moved
499 /// around inside the function.
500 unsigned ARMConstantIslands::GetOffsetOf(MachineInstr *MI) const {
501 MachineBasicBlock *MBB = MI->getParent();
503 // The offset is composed of two things: the sum of the sizes of all MBB's
504 // before this instruction's block, and the offset from the start of the block
505 // it is in.
506 unsigned Offset = BBOffsets[MBB->getNumber()];
508 // If we're looking for a CONSTPOOL_ENTRY in Thumb, see if this block has
509 // alignment padding, and compensate if so.
510 if (isThumb &&
511 MI->getOpcode() == ARM::CONSTPOOL_ENTRY &&
512 Offset%4 != 0)
513 Offset += 2;
515 // Sum instructions before MI in MBB.
516 for (MachineBasicBlock::iterator I = MBB->begin(); ; ++I) {
517 assert(I != MBB->end() && "Didn't find MI in its own basic block?");
518 if (&*I == MI) return Offset;
519 Offset += TII->GetInstSizeInBytes(I);
523 /// CompareMBBNumbers - Little predicate function to sort the WaterList by MBB
524 /// ID.
525 static bool CompareMBBNumbers(const MachineBasicBlock *LHS,
526 const MachineBasicBlock *RHS) {
527 return LHS->getNumber() < RHS->getNumber();
530 /// UpdateForInsertedWaterBlock - When a block is newly inserted into the
531 /// machine function, it upsets all of the block numbers. Renumber the blocks
532 /// and update the arrays that parallel this numbering.
533 void ARMConstantIslands::UpdateForInsertedWaterBlock(MachineBasicBlock *NewBB) {
534 // Renumber the MBB's to keep them consequtive.
535 NewBB->getParent()->RenumberBlocks(NewBB);
537 // Insert a size into BBSizes to align it properly with the (newly
538 // renumbered) block numbers.
539 BBSizes.insert(BBSizes.begin()+NewBB->getNumber(), 0);
541 // Likewise for BBOffsets.
542 BBOffsets.insert(BBOffsets.begin()+NewBB->getNumber(), 0);
544 // Next, update WaterList. Specifically, we need to add NewMBB as having
545 // available water after it.
546 std::vector<MachineBasicBlock*>::iterator IP =
547 std::lower_bound(WaterList.begin(), WaterList.end(), NewBB,
548 CompareMBBNumbers);
549 WaterList.insert(IP, NewBB);
553 /// Split the basic block containing MI into two blocks, which are joined by
554 /// an unconditional branch. Update datastructures and renumber blocks to
555 /// account for this change and returns the newly created block.
556 MachineBasicBlock *ARMConstantIslands::SplitBlockBeforeInstr(MachineInstr *MI) {
557 MachineBasicBlock *OrigBB = MI->getParent();
558 MachineFunction &MF = *OrigBB->getParent();
560 // Create a new MBB for the code after the OrigBB.
561 MachineBasicBlock *NewBB = MF.CreateMachineBasicBlock(OrigBB->getBasicBlock());
562 MachineFunction::iterator MBBI = OrigBB; ++MBBI;
563 MF.insert(MBBI, NewBB);
565 // Splice the instructions starting with MI over to NewBB.
566 NewBB->splice(NewBB->end(), OrigBB, MI, OrigBB->end());
568 // Add an unconditional branch from OrigBB to NewBB.
569 // Note the new unconditional branch is not being recorded.
570 // There doesn't seem to be meaningful DebugInfo available; this doesn't
571 // correspond to anything in the source.
572 BuildMI(OrigBB, DebugLoc::getUnknownLoc(),
573 TII->get(isThumb ? ARM::tB : ARM::B)).addMBB(NewBB);
574 NumSplit++;
576 // Update the CFG. All succs of OrigBB are now succs of NewBB.
577 while (!OrigBB->succ_empty()) {
578 MachineBasicBlock *Succ = *OrigBB->succ_begin();
579 OrigBB->removeSuccessor(Succ);
580 NewBB->addSuccessor(Succ);
582 // This pass should be run after register allocation, so there should be no
583 // PHI nodes to update.
584 assert((Succ->empty() || Succ->begin()->getOpcode() != TargetInstrInfo::PHI)
585 && "PHI nodes should be eliminated by now!");
588 // OrigBB branches to NewBB.
589 OrigBB->addSuccessor(NewBB);
591 // Update internal data structures to account for the newly inserted MBB.
592 // This is almost the same as UpdateForInsertedWaterBlock, except that
593 // the Water goes after OrigBB, not NewBB.
594 MF.RenumberBlocks(NewBB);
596 // Insert a size into BBSizes to align it properly with the (newly
597 // renumbered) block numbers.
598 BBSizes.insert(BBSizes.begin()+NewBB->getNumber(), 0);
600 // Likewise for BBOffsets.
601 BBOffsets.insert(BBOffsets.begin()+NewBB->getNumber(), 0);
603 // Next, update WaterList. Specifically, we need to add OrigMBB as having
604 // available water after it (but not if it's already there, which happens
605 // when splitting before a conditional branch that is followed by an
606 // unconditional branch - in that case we want to insert NewBB).
607 std::vector<MachineBasicBlock*>::iterator IP =
608 std::lower_bound(WaterList.begin(), WaterList.end(), OrigBB,
609 CompareMBBNumbers);
610 MachineBasicBlock* WaterBB = *IP;
611 if (WaterBB == OrigBB)
612 WaterList.insert(next(IP), NewBB);
613 else
614 WaterList.insert(IP, OrigBB);
616 // Figure out how large the first NewMBB is. (It cannot
617 // contain a constpool_entry or tablejump.)
618 unsigned NewBBSize = 0;
619 for (MachineBasicBlock::iterator I = NewBB->begin(), E = NewBB->end();
620 I != E; ++I)
621 NewBBSize += TII->GetInstSizeInBytes(I);
623 unsigned OrigBBI = OrigBB->getNumber();
624 unsigned NewBBI = NewBB->getNumber();
625 // Set the size of NewBB in BBSizes.
626 BBSizes[NewBBI] = NewBBSize;
628 // We removed instructions from UserMBB, subtract that off from its size.
629 // Add 2 or 4 to the block to count the unconditional branch we added to it.
630 unsigned delta = isThumb ? 2 : 4;
631 BBSizes[OrigBBI] -= NewBBSize - delta;
633 // ...and adjust BBOffsets for NewBB accordingly.
634 BBOffsets[NewBBI] = BBOffsets[OrigBBI] + BBSizes[OrigBBI];
636 // All BBOffsets following these blocks must be modified.
637 AdjustBBOffsetsAfter(NewBB, delta);
639 return NewBB;
642 /// OffsetIsInRange - Checks whether UserOffset (the location of a constant pool
643 /// reference) is within MaxDisp of TrialOffset (a proposed location of a
644 /// constant pool entry).
645 bool ARMConstantIslands::OffsetIsInRange(unsigned UserOffset,
646 unsigned TrialOffset, unsigned MaxDisp, bool NegativeOK) {
647 // On Thumb offsets==2 mod 4 are rounded down by the hardware for
648 // purposes of the displacement computation; compensate for that here.
649 // Effectively, the valid range of displacements is 2 bytes smaller for such
650 // references.
651 if (isThumb && UserOffset%4 !=0)
652 UserOffset -= 2;
653 // CPEs will be rounded up to a multiple of 4.
654 if (isThumb && TrialOffset%4 != 0)
655 TrialOffset += 2;
657 if (UserOffset <= TrialOffset) {
658 // User before the Trial.
659 if (TrialOffset-UserOffset <= MaxDisp)
660 return true;
661 } else if (NegativeOK) {
662 if (UserOffset-TrialOffset <= MaxDisp)
663 return true;
665 return false;
668 /// WaterIsInRange - Returns true if a CPE placed after the specified
669 /// Water (a basic block) will be in range for the specific MI.
671 bool ARMConstantIslands::WaterIsInRange(unsigned UserOffset,
672 MachineBasicBlock* Water, CPUser &U)
674 unsigned MaxDisp = U.MaxDisp;
675 MachineFunction::iterator I = next(MachineFunction::iterator(Water));
676 unsigned CPEOffset = BBOffsets[Water->getNumber()] +
677 BBSizes[Water->getNumber()];
679 // If the CPE is to be inserted before the instruction, that will raise
680 // the offset of the instruction. (Currently applies only to ARM, so
681 // no alignment compensation attempted here.)
682 if (CPEOffset < UserOffset)
683 UserOffset += U.CPEMI->getOperand(2).getImm();
685 return OffsetIsInRange (UserOffset, CPEOffset, MaxDisp, !isThumb);
688 /// CPEIsInRange - Returns true if the distance between specific MI and
689 /// specific ConstPool entry instruction can fit in MI's displacement field.
690 bool ARMConstantIslands::CPEIsInRange(MachineInstr *MI, unsigned UserOffset,
691 MachineInstr *CPEMI,
692 unsigned MaxDisp, bool DoDump) {
693 unsigned CPEOffset = GetOffsetOf(CPEMI);
694 assert(CPEOffset%4 == 0 && "Misaligned CPE");
696 if (DoDump) {
697 DOUT << "User of CPE#" << CPEMI->getOperand(0).getImm()
698 << " max delta=" << MaxDisp
699 << " insn address=" << UserOffset
700 << " CPE address=" << CPEOffset
701 << " offset=" << int(CPEOffset-UserOffset) << "\t" << *MI;
704 return OffsetIsInRange(UserOffset, CPEOffset, MaxDisp, !isThumb);
707 #ifndef NDEBUG
708 /// BBIsJumpedOver - Return true of the specified basic block's only predecessor
709 /// unconditionally branches to its only successor.
710 static bool BBIsJumpedOver(MachineBasicBlock *MBB) {
711 if (MBB->pred_size() != 1 || MBB->succ_size() != 1)
712 return false;
714 MachineBasicBlock *Succ = *MBB->succ_begin();
715 MachineBasicBlock *Pred = *MBB->pred_begin();
716 MachineInstr *PredMI = &Pred->back();
717 if (PredMI->getOpcode() == ARM::B || PredMI->getOpcode() == ARM::tB)
718 return PredMI->getOperand(0).getMBB() == Succ;
719 return false;
721 #endif // NDEBUG
723 void ARMConstantIslands::AdjustBBOffsetsAfter(MachineBasicBlock *BB,
724 int delta) {
725 MachineFunction::iterator MBBI = BB; MBBI = next(MBBI);
726 for(unsigned i=BB->getNumber()+1; i<BB->getParent()->getNumBlockIDs(); i++) {
727 BBOffsets[i] += delta;
728 // If some existing blocks have padding, adjust the padding as needed, a
729 // bit tricky. delta can be negative so don't use % on that.
730 if (isThumb) {
731 MachineBasicBlock *MBB = MBBI;
732 if (!MBB->empty()) {
733 // Constant pool entries require padding.
734 if (MBB->begin()->getOpcode() == ARM::CONSTPOOL_ENTRY) {
735 unsigned oldOffset = BBOffsets[i] - delta;
736 if (oldOffset%4==0 && BBOffsets[i]%4!=0) {
737 // add new padding
738 BBSizes[i] += 2;
739 delta += 2;
740 } else if (oldOffset%4!=0 && BBOffsets[i]%4==0) {
741 // remove existing padding
742 BBSizes[i] -=2;
743 delta -= 2;
746 // Thumb jump tables require padding. They should be at the end;
747 // following unconditional branches are removed by AnalyzeBranch.
748 MachineInstr *ThumbJTMI = NULL;
749 if (prior(MBB->end())->getOpcode() == ARM::tBR_JTr)
750 ThumbJTMI = prior(MBB->end());
751 if (ThumbJTMI) {
752 unsigned newMIOffset = GetOffsetOf(ThumbJTMI);
753 unsigned oldMIOffset = newMIOffset - delta;
754 if (oldMIOffset%4 == 0 && newMIOffset%4 != 0) {
755 // remove existing padding
756 BBSizes[i] -= 2;
757 delta -= 2;
758 } else if (oldMIOffset%4 != 0 && newMIOffset%4 == 0) {
759 // add new padding
760 BBSizes[i] += 2;
761 delta += 2;
764 if (delta==0)
765 return;
767 MBBI = next(MBBI);
772 /// DecrementOldEntry - find the constant pool entry with index CPI
773 /// and instruction CPEMI, and decrement its refcount. If the refcount
774 /// becomes 0 remove the entry and instruction. Returns true if we removed
775 /// the entry, false if we didn't.
777 bool ARMConstantIslands::DecrementOldEntry(unsigned CPI, MachineInstr *CPEMI) {
778 // Find the old entry. Eliminate it if it is no longer used.
779 CPEntry *CPE = findConstPoolEntry(CPI, CPEMI);
780 assert(CPE && "Unexpected!");
781 if (--CPE->RefCount == 0) {
782 RemoveDeadCPEMI(CPEMI);
783 CPE->CPEMI = NULL;
784 NumCPEs--;
785 return true;
787 return false;
790 /// LookForCPEntryInRange - see if the currently referenced CPE is in range;
791 /// if not, see if an in-range clone of the CPE is in range, and if so,
792 /// change the data structures so the user references the clone. Returns:
793 /// 0 = no existing entry found
794 /// 1 = entry found, and there were no code insertions or deletions
795 /// 2 = entry found, and there were code insertions or deletions
796 int ARMConstantIslands::LookForExistingCPEntry(CPUser& U, unsigned UserOffset)
798 MachineInstr *UserMI = U.MI;
799 MachineInstr *CPEMI = U.CPEMI;
801 // Check to see if the CPE is already in-range.
802 if (CPEIsInRange(UserMI, UserOffset, CPEMI, U.MaxDisp, true)) {
803 DOUT << "In range\n";
804 return 1;
807 // No. Look for previously created clones of the CPE that are in range.
808 unsigned CPI = CPEMI->getOperand(1).getIndex();
809 std::vector<CPEntry> &CPEs = CPEntries[CPI];
810 for (unsigned i = 0, e = CPEs.size(); i != e; ++i) {
811 // We already tried this one
812 if (CPEs[i].CPEMI == CPEMI)
813 continue;
814 // Removing CPEs can leave empty entries, skip
815 if (CPEs[i].CPEMI == NULL)
816 continue;
817 if (CPEIsInRange(UserMI, UserOffset, CPEs[i].CPEMI, U.MaxDisp, false)) {
818 DOUT << "Replacing CPE#" << CPI << " with CPE#" << CPEs[i].CPI << "\n";
819 // Point the CPUser node to the replacement
820 U.CPEMI = CPEs[i].CPEMI;
821 // Change the CPI in the instruction operand to refer to the clone.
822 for (unsigned j = 0, e = UserMI->getNumOperands(); j != e; ++j)
823 if (UserMI->getOperand(j).isCPI()) {
824 UserMI->getOperand(j).setIndex(CPEs[i].CPI);
825 break;
827 // Adjust the refcount of the clone...
828 CPEs[i].RefCount++;
829 // ...and the original. If we didn't remove the old entry, none of the
830 // addresses changed, so we don't need another pass.
831 return DecrementOldEntry(CPI, CPEMI) ? 2 : 1;
834 return 0;
837 /// getUnconditionalBrDisp - Returns the maximum displacement that can fit in
838 /// the specific unconditional branch instruction.
839 static inline unsigned getUnconditionalBrDisp(int Opc) {
840 return (Opc == ARM::tB) ? ((1<<10)-1)*2 : ((1<<23)-1)*4;
843 /// AcceptWater - Small amount of common code factored out of the following.
845 MachineBasicBlock* ARMConstantIslands::AcceptWater(MachineBasicBlock *WaterBB,
846 std::vector<MachineBasicBlock*>::iterator IP) {
847 DOUT << "found water in range\n";
848 // Remove the original WaterList entry; we want subsequent
849 // insertions in this vicinity to go after the one we're
850 // about to insert. This considerably reduces the number
851 // of times we have to move the same CPE more than once.
852 WaterList.erase(IP);
853 // CPE goes before following block (NewMBB).
854 return next(MachineFunction::iterator(WaterBB));
857 /// LookForWater - look for an existing entry in the WaterList in which
858 /// we can place the CPE referenced from U so it's within range of U's MI.
859 /// Returns true if found, false if not. If it returns true, *NewMBB
860 /// is set to the WaterList entry.
861 /// For ARM, we prefer the water that's farthest away. For Thumb, prefer
862 /// water that will not introduce padding to water that will; within each
863 /// group, prefer the water that's farthest away.
865 bool ARMConstantIslands::LookForWater(CPUser &U, unsigned UserOffset,
866 MachineBasicBlock** NewMBB) {
867 std::vector<MachineBasicBlock*>::iterator IPThatWouldPad;
868 MachineBasicBlock* WaterBBThatWouldPad = NULL;
869 if (!WaterList.empty()) {
870 for (std::vector<MachineBasicBlock*>::iterator IP = prior(WaterList.end()),
871 B = WaterList.begin();; --IP) {
872 MachineBasicBlock* WaterBB = *IP;
873 if (WaterIsInRange(UserOffset, WaterBB, U)) {
874 if (isThumb &&
875 (BBOffsets[WaterBB->getNumber()] +
876 BBSizes[WaterBB->getNumber()])%4 != 0) {
877 // This is valid Water, but would introduce padding. Remember
878 // it in case we don't find any Water that doesn't do this.
879 if (!WaterBBThatWouldPad) {
880 WaterBBThatWouldPad = WaterBB;
881 IPThatWouldPad = IP;
883 } else {
884 *NewMBB = AcceptWater(WaterBB, IP);
885 return true;
888 if (IP == B)
889 break;
892 if (isThumb && WaterBBThatWouldPad) {
893 *NewMBB = AcceptWater(WaterBBThatWouldPad, IPThatWouldPad);
894 return true;
896 return false;
899 /// CreateNewWater - No existing WaterList entry will work for
900 /// CPUsers[CPUserIndex], so create a place to put the CPE. The end of the
901 /// block is used if in range, and the conditional branch munged so control
902 /// flow is correct. Otherwise the block is split to create a hole with an
903 /// unconditional branch around it. In either case *NewMBB is set to a
904 /// block following which the new island can be inserted (the WaterList
905 /// is not adjusted).
907 void ARMConstantIslands::CreateNewWater(unsigned CPUserIndex,
908 unsigned UserOffset, MachineBasicBlock** NewMBB) {
909 CPUser &U = CPUsers[CPUserIndex];
910 MachineInstr *UserMI = U.MI;
911 MachineInstr *CPEMI = U.CPEMI;
912 MachineBasicBlock *UserMBB = UserMI->getParent();
913 unsigned OffsetOfNextBlock = BBOffsets[UserMBB->getNumber()] +
914 BBSizes[UserMBB->getNumber()];
915 assert(OffsetOfNextBlock== BBOffsets[UserMBB->getNumber()+1]);
917 // If the use is at the end of the block, or the end of the block
918 // is within range, make new water there. (The addition below is
919 // for the unconditional branch we will be adding: 4 bytes on ARM,
920 // 2 on Thumb. Possible Thumb alignment padding is allowed for
921 // inside OffsetIsInRange.
922 // If the block ends in an unconditional branch already, it is water,
923 // and is known to be out of range, so we'll always be adding a branch.)
924 if (&UserMBB->back() == UserMI ||
925 OffsetIsInRange(UserOffset, OffsetOfNextBlock + (isThumb ? 2: 4),
926 U.MaxDisp, !isThumb)) {
927 DOUT << "Split at end of block\n";
928 if (&UserMBB->back() == UserMI)
929 assert(BBHasFallthrough(UserMBB) && "Expected a fallthrough BB!");
930 *NewMBB = next(MachineFunction::iterator(UserMBB));
931 // Add an unconditional branch from UserMBB to fallthrough block.
932 // Record it for branch lengthening; this new branch will not get out of
933 // range, but if the preceding conditional branch is out of range, the
934 // targets will be exchanged, and the altered branch may be out of
935 // range, so the machinery has to know about it.
936 int UncondBr = isThumb ? ARM::tB : ARM::B;
937 BuildMI(UserMBB, DebugLoc::getUnknownLoc(),
938 TII->get(UncondBr)).addMBB(*NewMBB);
939 unsigned MaxDisp = getUnconditionalBrDisp(UncondBr);
940 ImmBranches.push_back(ImmBranch(&UserMBB->back(),
941 MaxDisp, false, UncondBr));
942 int delta = isThumb ? 2 : 4;
943 BBSizes[UserMBB->getNumber()] += delta;
944 AdjustBBOffsetsAfter(UserMBB, delta);
945 } else {
946 // What a big block. Find a place within the block to split it.
947 // This is a little tricky on Thumb since instructions are 2 bytes
948 // and constant pool entries are 4 bytes: if instruction I references
949 // island CPE, and instruction I+1 references CPE', it will
950 // not work well to put CPE as far forward as possible, since then
951 // CPE' cannot immediately follow it (that location is 2 bytes
952 // farther away from I+1 than CPE was from I) and we'd need to create
953 // a new island. So, we make a first guess, then walk through the
954 // instructions between the one currently being looked at and the
955 // possible insertion point, and make sure any other instructions
956 // that reference CPEs will be able to use the same island area;
957 // if not, we back up the insertion point.
959 // The 4 in the following is for the unconditional branch we'll be
960 // inserting (allows for long branch on Thumb). Alignment of the
961 // island is handled inside OffsetIsInRange.
962 unsigned BaseInsertOffset = UserOffset + U.MaxDisp -4;
963 // This could point off the end of the block if we've already got
964 // constant pool entries following this block; only the last one is
965 // in the water list. Back past any possible branches (allow for a
966 // conditional and a maximally long unconditional).
967 if (BaseInsertOffset >= BBOffsets[UserMBB->getNumber()+1])
968 BaseInsertOffset = BBOffsets[UserMBB->getNumber()+1] -
969 (isThumb ? 6 : 8);
970 unsigned EndInsertOffset = BaseInsertOffset +
971 CPEMI->getOperand(2).getImm();
972 MachineBasicBlock::iterator MI = UserMI;
973 ++MI;
974 unsigned CPUIndex = CPUserIndex+1;
975 for (unsigned Offset = UserOffset+TII->GetInstSizeInBytes(UserMI);
976 Offset < BaseInsertOffset;
977 Offset += TII->GetInstSizeInBytes(MI),
978 MI = next(MI)) {
979 if (CPUIndex < CPUsers.size() && CPUsers[CPUIndex].MI == MI) {
980 if (!OffsetIsInRange(Offset, EndInsertOffset,
981 CPUsers[CPUIndex].MaxDisp, !isThumb)) {
982 BaseInsertOffset -= (isThumb ? 2 : 4);
983 EndInsertOffset -= (isThumb ? 2 : 4);
985 // This is overly conservative, as we don't account for CPEMIs
986 // being reused within the block, but it doesn't matter much.
987 EndInsertOffset += CPUsers[CPUIndex].CPEMI->getOperand(2).getImm();
988 CPUIndex++;
991 DOUT << "Split in middle of big block\n";
992 *NewMBB = SplitBlockBeforeInstr(prior(MI));
996 /// HandleConstantPoolUser - Analyze the specified user, checking to see if it
997 /// is out-of-range. If so, pick it up the constant pool value and move it some
998 /// place in-range. Return true if we changed any addresses (thus must run
999 /// another pass of branch lengthening), false otherwise.
1000 bool ARMConstantIslands::HandleConstantPoolUser(MachineFunction &Fn,
1001 unsigned CPUserIndex){
1002 CPUser &U = CPUsers[CPUserIndex];
1003 MachineInstr *UserMI = U.MI;
1004 MachineInstr *CPEMI = U.CPEMI;
1005 unsigned CPI = CPEMI->getOperand(1).getIndex();
1006 unsigned Size = CPEMI->getOperand(2).getImm();
1007 MachineBasicBlock *NewMBB;
1008 // Compute this only once, it's expensive. The 4 or 8 is the value the
1009 // hardware keeps in the PC (2 insns ahead of the reference).
1010 unsigned UserOffset = GetOffsetOf(UserMI) + (isThumb ? 4 : 8);
1012 // Special case: tLEApcrel are two instructions MI's. The actual user is the
1013 // second instruction.
1014 if (UserMI->getOpcode() == ARM::tLEApcrel)
1015 UserOffset += 2;
1017 // See if the current entry is within range, or there is a clone of it
1018 // in range.
1019 int result = LookForExistingCPEntry(U, UserOffset);
1020 if (result==1) return false;
1021 else if (result==2) return true;
1023 // No existing clone of this CPE is within range.
1024 // We will be generating a new clone. Get a UID for it.
1025 unsigned ID = AFI->createConstPoolEntryUId();
1027 // Look for water where we can place this CPE. We look for the farthest one
1028 // away that will work. Forward references only for now (although later
1029 // we might find some that are backwards).
1031 if (!LookForWater(U, UserOffset, &NewMBB)) {
1032 // No water found.
1033 DOUT << "No water found\n";
1034 CreateNewWater(CPUserIndex, UserOffset, &NewMBB);
1037 // Okay, we know we can put an island before NewMBB now, do it!
1038 MachineBasicBlock *NewIsland = Fn.CreateMachineBasicBlock();
1039 Fn.insert(NewMBB, NewIsland);
1041 // Update internal data structures to account for the newly inserted MBB.
1042 UpdateForInsertedWaterBlock(NewIsland);
1044 // Decrement the old entry, and remove it if refcount becomes 0.
1045 DecrementOldEntry(CPI, CPEMI);
1047 // Now that we have an island to add the CPE to, clone the original CPE and
1048 // add it to the island.
1049 U.CPEMI = BuildMI(NewIsland, DebugLoc::getUnknownLoc(),
1050 TII->get(ARM::CONSTPOOL_ENTRY))
1051 .addImm(ID).addConstantPoolIndex(CPI).addImm(Size);
1052 CPEntries[CPI].push_back(CPEntry(U.CPEMI, ID, 1));
1053 NumCPEs++;
1055 BBOffsets[NewIsland->getNumber()] = BBOffsets[NewMBB->getNumber()];
1056 // Compensate for .align 2 in thumb mode.
1057 if (isThumb && BBOffsets[NewIsland->getNumber()]%4 != 0)
1058 Size += 2;
1059 // Increase the size of the island block to account for the new entry.
1060 BBSizes[NewIsland->getNumber()] += Size;
1061 AdjustBBOffsetsAfter(NewIsland, Size);
1063 // Finally, change the CPI in the instruction operand to be ID.
1064 for (unsigned i = 0, e = UserMI->getNumOperands(); i != e; ++i)
1065 if (UserMI->getOperand(i).isCPI()) {
1066 UserMI->getOperand(i).setIndex(ID);
1067 break;
1070 DOUT << " Moved CPE to #" << ID << " CPI=" << CPI << "\t" << *UserMI;
1072 return true;
1075 /// RemoveDeadCPEMI - Remove a dead constant pool entry instruction. Update
1076 /// sizes and offsets of impacted basic blocks.
1077 void ARMConstantIslands::RemoveDeadCPEMI(MachineInstr *CPEMI) {
1078 MachineBasicBlock *CPEBB = CPEMI->getParent();
1079 unsigned Size = CPEMI->getOperand(2).getImm();
1080 CPEMI->eraseFromParent();
1081 BBSizes[CPEBB->getNumber()] -= Size;
1082 // All succeeding offsets have the current size value added in, fix this.
1083 if (CPEBB->empty()) {
1084 // In thumb mode, the size of island may be padded by two to compensate for
1085 // the alignment requirement. Then it will now be 2 when the block is
1086 // empty, so fix this.
1087 // All succeeding offsets have the current size value added in, fix this.
1088 if (BBSizes[CPEBB->getNumber()] != 0) {
1089 Size += BBSizes[CPEBB->getNumber()];
1090 BBSizes[CPEBB->getNumber()] = 0;
1093 AdjustBBOffsetsAfter(CPEBB, -Size);
1094 // An island has only one predecessor BB and one successor BB. Check if
1095 // this BB's predecessor jumps directly to this BB's successor. This
1096 // shouldn't happen currently.
1097 assert(!BBIsJumpedOver(CPEBB) && "How did this happen?");
1098 // FIXME: remove the empty blocks after all the work is done?
1101 /// RemoveUnusedCPEntries - Remove constant pool entries whose refcounts
1102 /// are zero.
1103 bool ARMConstantIslands::RemoveUnusedCPEntries() {
1104 unsigned MadeChange = false;
1105 for (unsigned i = 0, e = CPEntries.size(); i != e; ++i) {
1106 std::vector<CPEntry> &CPEs = CPEntries[i];
1107 for (unsigned j = 0, ee = CPEs.size(); j != ee; ++j) {
1108 if (CPEs[j].RefCount == 0 && CPEs[j].CPEMI) {
1109 RemoveDeadCPEMI(CPEs[j].CPEMI);
1110 CPEs[j].CPEMI = NULL;
1111 MadeChange = true;
1115 return MadeChange;
1118 /// BBIsInRange - Returns true if the distance between specific MI and
1119 /// specific BB can fit in MI's displacement field.
1120 bool ARMConstantIslands::BBIsInRange(MachineInstr *MI,MachineBasicBlock *DestBB,
1121 unsigned MaxDisp) {
1122 unsigned PCAdj = isThumb ? 4 : 8;
1123 unsigned BrOffset = GetOffsetOf(MI) + PCAdj;
1124 unsigned DestOffset = BBOffsets[DestBB->getNumber()];
1126 DOUT << "Branch of destination BB#" << DestBB->getNumber()
1127 << " from BB#" << MI->getParent()->getNumber()
1128 << " max delta=" << MaxDisp
1129 << " from " << GetOffsetOf(MI) << " to " << DestOffset
1130 << " offset " << int(DestOffset-BrOffset) << "\t" << *MI;
1132 if (BrOffset <= DestOffset) {
1133 // Branch before the Dest.
1134 if (DestOffset-BrOffset <= MaxDisp)
1135 return true;
1136 } else {
1137 if (BrOffset-DestOffset <= MaxDisp)
1138 return true;
1140 return false;
1143 /// FixUpImmediateBr - Fix up an immediate branch whose destination is too far
1144 /// away to fit in its displacement field.
1145 bool ARMConstantIslands::FixUpImmediateBr(MachineFunction &Fn, ImmBranch &Br) {
1146 MachineInstr *MI = Br.MI;
1147 MachineBasicBlock *DestBB = MI->getOperand(0).getMBB();
1149 // Check to see if the DestBB is already in-range.
1150 if (BBIsInRange(MI, DestBB, Br.MaxDisp))
1151 return false;
1153 if (!Br.isCond)
1154 return FixUpUnconditionalBr(Fn, Br);
1155 return FixUpConditionalBr(Fn, Br);
1158 /// FixUpUnconditionalBr - Fix up an unconditional branch whose destination is
1159 /// too far away to fit in its displacement field. If the LR register has been
1160 /// spilled in the epilogue, then we can use BL to implement a far jump.
1161 /// Otherwise, add an intermediate branch instruction to to a branch.
1162 bool
1163 ARMConstantIslands::FixUpUnconditionalBr(MachineFunction &Fn, ImmBranch &Br) {
1164 MachineInstr *MI = Br.MI;
1165 MachineBasicBlock *MBB = MI->getParent();
1166 assert(isThumb && "Expected a Thumb function!");
1168 // Use BL to implement far jump.
1169 Br.MaxDisp = (1 << 21) * 2;
1170 MI->setDesc(TII->get(ARM::tBfar));
1171 BBSizes[MBB->getNumber()] += 2;
1172 AdjustBBOffsetsAfter(MBB, 2);
1173 HasFarJump = true;
1174 NumUBrFixed++;
1176 DOUT << " Changed B to long jump " << *MI;
1178 return true;
1181 /// FixUpConditionalBr - Fix up a conditional branch whose destination is too
1182 /// far away to fit in its displacement field. It is converted to an inverse
1183 /// conditional branch + an unconditional branch to the destination.
1184 bool
1185 ARMConstantIslands::FixUpConditionalBr(MachineFunction &Fn, ImmBranch &Br) {
1186 MachineInstr *MI = Br.MI;
1187 MachineBasicBlock *DestBB = MI->getOperand(0).getMBB();
1189 // Add a unconditional branch to the destination and invert the branch
1190 // condition to jump over it:
1191 // blt L1
1192 // =>
1193 // bge L2
1194 // b L1
1195 // L2:
1196 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(1).getImm();
1197 CC = ARMCC::getOppositeCondition(CC);
1198 unsigned CCReg = MI->getOperand(2).getReg();
1200 // If the branch is at the end of its MBB and that has a fall-through block,
1201 // direct the updated conditional branch to the fall-through block. Otherwise,
1202 // split the MBB before the next instruction.
1203 MachineBasicBlock *MBB = MI->getParent();
1204 MachineInstr *BMI = &MBB->back();
1205 bool NeedSplit = (BMI != MI) || !BBHasFallthrough(MBB);
1207 NumCBrFixed++;
1208 if (BMI != MI) {
1209 if (next(MachineBasicBlock::iterator(MI)) == prior(MBB->end()) &&
1210 BMI->getOpcode() == Br.UncondBr) {
1211 // Last MI in the BB is a unconditional branch. Can we simply invert the
1212 // condition and swap destinations:
1213 // beq L1
1214 // b L2
1215 // =>
1216 // bne L2
1217 // b L1
1218 MachineBasicBlock *NewDest = BMI->getOperand(0).getMBB();
1219 if (BBIsInRange(MI, NewDest, Br.MaxDisp)) {
1220 DOUT << " Invert Bcc condition and swap its destination with " << *BMI;
1221 BMI->getOperand(0).setMBB(DestBB);
1222 MI->getOperand(0).setMBB(NewDest);
1223 MI->getOperand(1).setImm(CC);
1224 return true;
1229 if (NeedSplit) {
1230 SplitBlockBeforeInstr(MI);
1231 // No need for the branch to the next block. We're adding a unconditional
1232 // branch to the destination.
1233 int delta = TII->GetInstSizeInBytes(&MBB->back());
1234 BBSizes[MBB->getNumber()] -= delta;
1235 MachineBasicBlock* SplitBB = next(MachineFunction::iterator(MBB));
1236 AdjustBBOffsetsAfter(SplitBB, -delta);
1237 MBB->back().eraseFromParent();
1238 // BBOffsets[SplitBB] is wrong temporarily, fixed below
1240 MachineBasicBlock *NextBB = next(MachineFunction::iterator(MBB));
1242 DOUT << " Insert B to BB#" << DestBB->getNumber()
1243 << " also invert condition and change dest. to BB#"
1244 << NextBB->getNumber() << "\n";
1246 // Insert a new conditional branch and a new unconditional branch.
1247 // Also update the ImmBranch as well as adding a new entry for the new branch.
1248 BuildMI(MBB, DebugLoc::getUnknownLoc(),
1249 TII->get(MI->getOpcode()))
1250 .addMBB(NextBB).addImm(CC).addReg(CCReg);
1251 Br.MI = &MBB->back();
1252 BBSizes[MBB->getNumber()] += TII->GetInstSizeInBytes(&MBB->back());
1253 BuildMI(MBB, DebugLoc::getUnknownLoc(), TII->get(Br.UncondBr)).addMBB(DestBB);
1254 BBSizes[MBB->getNumber()] += TII->GetInstSizeInBytes(&MBB->back());
1255 unsigned MaxDisp = getUnconditionalBrDisp(Br.UncondBr);
1256 ImmBranches.push_back(ImmBranch(&MBB->back(), MaxDisp, false, Br.UncondBr));
1258 // Remove the old conditional branch. It may or may not still be in MBB.
1259 BBSizes[MI->getParent()->getNumber()] -= TII->GetInstSizeInBytes(MI);
1260 MI->eraseFromParent();
1262 // The net size change is an addition of one unconditional branch.
1263 int delta = TII->GetInstSizeInBytes(&MBB->back());
1264 AdjustBBOffsetsAfter(MBB, delta);
1265 return true;
1268 /// UndoLRSpillRestore - Remove Thumb push / pop instructions that only spills
1269 /// LR / restores LR to pc.
1270 bool ARMConstantIslands::UndoLRSpillRestore() {
1271 bool MadeChange = false;
1272 for (unsigned i = 0, e = PushPopMIs.size(); i != e; ++i) {
1273 MachineInstr *MI = PushPopMIs[i];
1274 if (MI->getOpcode() == ARM::tPOP_RET &&
1275 MI->getOperand(0).getReg() == ARM::PC &&
1276 MI->getNumExplicitOperands() == 1) {
1277 BuildMI(MI->getParent(), MI->getDebugLoc(), TII->get(ARM::tBX_RET));
1278 MI->eraseFromParent();
1279 MadeChange = true;
1282 return MadeChange;