Temporarily revert r68552. This was causing a failure in the self-hosting LLVM
[llvm/msp430.git] / lib / Target / X86 / X86ISelLowering.h
blobca4af634226e5911558af142b5b891fa10fbef3e
1 //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2 //
3 // The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file defines the interfaces that X86 uses to lower LLVM code into a
11 // selection DAG.
13 //===----------------------------------------------------------------------===//
15 #ifndef X86ISELLOWERING_H
16 #define X86ISELLOWERING_H
18 #include "X86Subtarget.h"
19 #include "X86RegisterInfo.h"
20 #include "X86MachineFunctionInfo.h"
21 #include "llvm/Target/TargetLowering.h"
22 #include "llvm/CodeGen/FastISel.h"
23 #include "llvm/CodeGen/SelectionDAG.h"
24 #include "llvm/CodeGen/CallingConvLower.h"
26 namespace llvm {
27 namespace X86ISD {
28 // X86 Specific DAG Nodes
29 enum NodeType {
30 // Start the numbering where the builtin ops leave off.
31 FIRST_NUMBER = ISD::BUILTIN_OP_END,
33 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
35 BSF,
36 BSR,
38 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
43 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
47 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
49 FOR,
51 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
53 FXOR,
55 /// FSRL - Bitwise logical right shift of floating point values. These
56 /// corresponds to X86::PSRLDQ.
57 FSRL,
59 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
60 /// integer source in memory and FP reg result. This corresponds to the
61 /// X86::FILD*m instructions. It has three inputs (token chain, address,
62 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
63 /// also produces a flag).
64 FILD,
65 FILD_FLAG,
67 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
68 /// integer destination in memory and a FP reg source. This corresponds
69 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
70 /// has two inputs (token chain and address) and two outputs (int value
71 /// and token chain).
72 FP_TO_INT16_IN_MEM,
73 FP_TO_INT32_IN_MEM,
74 FP_TO_INT64_IN_MEM,
76 /// FLD - This instruction implements an extending load to FP stack slots.
77 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
78 /// operand, ptr to load from, and a ValueType node indicating the type
79 /// to load to.
80 FLD,
82 /// FST - This instruction implements a truncating store to FP stack
83 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
84 /// chain operand, value to store, address, and a ValueType to store it
85 /// as.
86 FST,
88 /// CALL/TAILCALL - These operations represent an abstract X86 call
89 /// instruction, which includes a bunch of information. In particular the
90 /// operands of these node are:
91 ///
92 /// #0 - The incoming token chain
93 /// #1 - The callee
94 /// #2 - The number of arg bytes the caller pushes on the stack.
95 /// #3 - The number of arg bytes the callee pops off the stack.
96 /// #4 - The value to pass in AL/AX/EAX (optional)
97 /// #5 - The value to pass in DL/DX/EDX (optional)
98 ///
99 /// The result values of these nodes are:
101 /// #0 - The outgoing token chain
102 /// #1 - The first register result value (optional)
103 /// #2 - The second register result value (optional)
105 /// The CALL vs TAILCALL distinction boils down to whether the callee is
106 /// known not to modify the caller's stack frame, as is standard with
107 /// LLVM.
108 CALL,
109 TAILCALL,
111 /// RDTSC_DAG - This operation implements the lowering for
112 /// readcyclecounter
113 RDTSC_DAG,
115 /// X86 compare and logical compare instructions.
116 CMP, COMI, UCOMI,
118 /// X86 bit-test instructions.
121 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
122 /// operand produced by a CMP instruction.
123 SETCC,
125 /// X86 conditional moves. Operand 0 and operand 1 are the two values
126 /// to select from. Operand 2 is the condition code, and operand 3 is the
127 /// flag operand produced by a CMP or TEST instruction. It also writes a
128 /// flag result.
129 CMOV,
131 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
132 /// is the block to branch if condition is true, operand 2 is the
133 /// condition code, and operand 3 is the flag operand produced by a CMP
134 /// or TEST instruction.
135 BRCOND,
137 /// Return with a flag operand. Operand 0 is the chain operand, operand
138 /// 1 is the number of bytes of stack to pop.
139 RET_FLAG,
141 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
142 REP_STOS,
144 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
145 REP_MOVS,
147 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
148 /// at function entry, used for PIC code.
149 GlobalBaseReg,
151 /// Wrapper - A wrapper node for TargetConstantPool,
152 /// TargetExternalSymbol, and TargetGlobalAddress.
153 Wrapper,
155 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
156 /// relative displacements.
157 WrapperRIP,
159 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
160 /// i32, corresponds to X86::PEXTRB.
161 PEXTRB,
163 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
164 /// i32, corresponds to X86::PEXTRW.
165 PEXTRW,
167 /// INSERTPS - Insert any element of a 4 x float vector into any element
168 /// of a destination 4 x floatvector.
169 INSERTPS,
171 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
172 /// corresponds to X86::PINSRB.
173 PINSRB,
175 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
176 /// corresponds to X86::PINSRW.
177 PINSRW,
179 /// PSHUFB - Shuffle 16 8-bit values within a vector.
180 PSHUFB,
182 /// FMAX, FMIN - Floating point max and min.
184 FMAX, FMIN,
186 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
187 /// approximation. Note that these typically require refinement
188 /// in order to obtain suitable precision.
189 FRSQRT, FRCP,
191 // TLSADDR, THREAD_POINTER - Thread Local Storage.
192 TLSADDR, THREAD_POINTER,
194 // EH_RETURN - Exception Handling helpers.
195 EH_RETURN,
197 /// TC_RETURN - Tail call return.
198 /// operand #0 chain
199 /// operand #1 callee (register or absolute)
200 /// operand #2 stack adjustment
201 /// operand #3 optional in flag
202 TC_RETURN,
204 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
205 LCMPXCHG_DAG,
206 LCMPXCHG8_DAG,
208 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
209 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
210 // Atomic 64-bit binary operations.
211 ATOMADD64_DAG,
212 ATOMSUB64_DAG,
213 ATOMOR64_DAG,
214 ATOMXOR64_DAG,
215 ATOMAND64_DAG,
216 ATOMNAND64_DAG,
217 ATOMSWAP64_DAG,
219 // FNSTCW16m - Store FP control world into i16 memory.
220 FNSTCW16m,
222 // VZEXT_MOVL - Vector move low and zero extend.
223 VZEXT_MOVL,
225 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
226 VZEXT_LOAD,
228 // VSHL, VSRL - Vector logical left / right shift.
229 VSHL, VSRL,
231 // CMPPD, CMPPS - Vector double/float comparison.
232 CMPPD, CMPPS,
234 // PCMP* - Vector integer comparisons.
235 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
236 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
238 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
239 ADD, SUB, SMUL, UMUL,
240 INC, DEC,
242 // MUL_IMM - X86 specific multiply by immediate.
243 MUL_IMM
247 /// Define some predicates that are used for node matching.
248 namespace X86 {
249 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
250 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
251 bool isPSHUFDMask(SDNode *N);
253 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
254 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
255 bool isPSHUFHWMask(SDNode *N);
257 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
258 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
259 bool isPSHUFLWMask(SDNode *N);
261 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
262 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
263 bool isSHUFPMask(SDNode *N);
265 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
266 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
267 bool isMOVHLPSMask(SDNode *N);
269 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
270 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
271 /// <2, 3, 2, 3>
272 bool isMOVHLPS_v_undef_Mask(SDNode *N);
274 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
275 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
276 bool isMOVLPMask(SDNode *N);
278 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
279 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
280 /// as well as MOVLHPS.
281 bool isMOVHPMask(SDNode *N);
283 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
284 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
285 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
287 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
288 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
289 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
291 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
292 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
293 /// <0, 0, 1, 1>
294 bool isUNPCKL_v_undef_Mask(SDNode *N);
296 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
297 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
298 /// <2, 2, 3, 3>
299 bool isUNPCKH_v_undef_Mask(SDNode *N);
301 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
302 /// specifies a shuffle of elements that is suitable for input to MOVSS,
303 /// MOVSD, and MOVD, i.e. setting the lowest element.
304 bool isMOVLMask(SDNode *N);
306 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
307 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
308 bool isMOVSHDUPMask(SDNode *N);
310 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
311 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
312 bool isMOVSLDUPMask(SDNode *N);
314 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
315 /// specifies a splat of a single element.
316 bool isSplatMask(SDNode *N);
318 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
319 /// specifies a splat of zero element.
320 bool isSplatLoMask(SDNode *N);
322 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
323 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
324 bool isMOVDDUPMask(SDNode *N);
326 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
327 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
328 /// instructions.
329 unsigned getShuffleSHUFImmediate(SDNode *N);
331 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
332 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
333 /// instructions.
334 unsigned getShufflePSHUFHWImmediate(SDNode *N);
336 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
337 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
338 /// instructions.
339 unsigned getShufflePSHUFLWImmediate(SDNode *N);
342 //===--------------------------------------------------------------------===//
343 // X86TargetLowering - X86 Implementation of the TargetLowering interface
344 class X86TargetLowering : public TargetLowering {
345 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
346 int RegSaveFrameIndex; // X86-64 vararg func register save area.
347 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
348 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
349 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
350 int BytesCallerReserves; // Number of arg bytes caller makes.
352 public:
353 explicit X86TargetLowering(X86TargetMachine &TM);
355 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
356 /// jumptable.
357 SDValue getPICJumpTableRelocBase(SDValue Table,
358 SelectionDAG &DAG) const;
360 // Return the number of bytes that a function should pop when it returns (in
361 // addition to the space used by the return address).
363 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
365 // Return the number of bytes that the caller reserves for arguments passed
366 // to this function.
367 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
369 /// getStackPtrReg - Return the stack pointer register we are using: either
370 /// ESP or RSP.
371 unsigned getStackPtrReg() const { return X86StackPtr; }
373 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
374 /// function arguments in the caller parameter area. For X86, aggregates
375 /// that contains are placed at 16-byte boundaries while the rest are at
376 /// 4-byte boundaries.
377 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
379 /// getOptimalMemOpType - Returns the target specific optimal type for load
380 /// and store operations as a result of memset, memcpy, and memmove
381 /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
382 /// determining it.
383 virtual
384 MVT getOptimalMemOpType(uint64_t Size, unsigned Align,
385 bool isSrcConst, bool isSrcStr) const;
387 /// LowerOperation - Provide custom lowering hooks for some operations.
389 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
391 /// ReplaceNodeResults - Replace the results of node with an illegal result
392 /// type with new values built out of custom code.
394 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
395 SelectionDAG &DAG);
398 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
400 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
401 MachineBasicBlock *MBB) const;
404 /// getTargetNodeName - This method returns the name of a target specific
405 /// DAG node.
406 virtual const char *getTargetNodeName(unsigned Opcode) const;
408 /// getSetCCResultType - Return the ISD::SETCC ValueType
409 virtual MVT getSetCCResultType(MVT VT) const;
411 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
412 /// in Mask are known to be either zero or one and return them in the
413 /// KnownZero/KnownOne bitsets.
414 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
415 const APInt &Mask,
416 APInt &KnownZero,
417 APInt &KnownOne,
418 const SelectionDAG &DAG,
419 unsigned Depth = 0) const;
421 virtual bool
422 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
424 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
426 ConstraintType getConstraintType(const std::string &Constraint) const;
428 std::vector<unsigned>
429 getRegClassForInlineAsmConstraint(const std::string &Constraint,
430 MVT VT) const;
432 virtual const char *LowerXConstraint(MVT ConstraintVT) const;
434 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
435 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
436 /// true it means one of the asm constraint of the inline asm instruction
437 /// being processed is 'm'.
438 virtual void LowerAsmOperandForConstraint(SDValue Op,
439 char ConstraintLetter,
440 bool hasMemory,
441 std::vector<SDValue> &Ops,
442 SelectionDAG &DAG) const;
444 /// getRegForInlineAsmConstraint - Given a physical register constraint
445 /// (e.g. {edx}), return the register number and the register class for the
446 /// register. This should only be used for C_Register constraints. On
447 /// error, this returns a register number of 0.
448 std::pair<unsigned, const TargetRegisterClass*>
449 getRegForInlineAsmConstraint(const std::string &Constraint,
450 MVT VT) const;
452 /// isLegalAddressingMode - Return true if the addressing mode represented
453 /// by AM is legal for this target, for a load/store of the specified type.
454 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
456 /// isTruncateFree - Return true if it's free to truncate a value of
457 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
458 /// register EAX to i16 by referencing its sub-register AX.
459 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
460 virtual bool isTruncateFree(MVT VT1, MVT VT2) const;
462 /// isShuffleMaskLegal - Targets can use this to indicate that they only
463 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
464 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
465 /// values are assumed to be legal.
466 virtual bool isShuffleMaskLegal(SDValue Mask, MVT VT) const;
468 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
469 /// used by Targets can use this to indicate if there is a suitable
470 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
471 /// pool entry.
472 virtual bool isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
473 MVT EVT, SelectionDAG &DAG) const;
475 /// ShouldShrinkFPConstant - If true, then instruction selection should
476 /// seek to shrink the FP constant of the specified type to a smaller type
477 /// in order to save space and / or reduce runtime.
478 virtual bool ShouldShrinkFPConstant(MVT VT) const {
479 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
480 // expensive than a straight movsd. On the other hand, it's important to
481 // shrink long double fp constant since fldt is very slow.
482 return !X86ScalarSSEf64 || VT == MVT::f80;
485 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
486 /// for tail call optimization. Target which want to do tail call
487 /// optimization should implement this function.
488 virtual bool IsEligibleForTailCallOptimization(CallSDNode *TheCall,
489 SDValue Ret,
490 SelectionDAG &DAG) const;
492 virtual const X86Subtarget* getSubtarget() {
493 return Subtarget;
496 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
497 /// computed in an SSE register, not on the X87 floating point stack.
498 bool isScalarFPTypeInSSEReg(MVT VT) const {
499 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
500 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
503 /// getWidenVectorType: given a vector type, returns the type to widen
504 /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
505 /// If there is no vector type that we want to widen to, returns MVT::Other
506 /// When and were to widen is target dependent based on the cost of
507 /// scalarizing vs using the wider vector type.
508 virtual MVT getWidenVectorType(MVT VT) const;
510 /// createFastISel - This method returns a target specific FastISel object,
511 /// or null if the target does not support "fast" ISel.
512 virtual FastISel *
513 createFastISel(MachineFunction &mf,
514 MachineModuleInfo *mmi, DwarfWriter *dw,
515 DenseMap<const Value *, unsigned> &,
516 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
517 DenseMap<const AllocaInst *, int> &
518 #ifndef NDEBUG
519 , SmallSet<Instruction*, 8> &
520 #endif
523 private:
524 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
525 /// make the right decision when generating code for different targets.
526 const X86Subtarget *Subtarget;
527 const X86RegisterInfo *RegInfo;
528 const TargetData *TD;
530 /// X86StackPtr - X86 physical register used as stack ptr.
531 unsigned X86StackPtr;
533 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
534 /// floating point ops.
535 /// When SSE is available, use it for f32 operations.
536 /// When SSE2 is available, use it for f64 operations.
537 bool X86ScalarSSEf32;
538 bool X86ScalarSSEf64;
540 SDNode *LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
541 unsigned CallingConv, SelectionDAG &DAG);
543 SDValue LowerMemArgument(SDValue Op, SelectionDAG &DAG,
544 const CCValAssign &VA, MachineFrameInfo *MFI,
545 unsigned CC, SDValue Root, unsigned i);
547 SDValue LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
548 const SDValue &StackPtr,
549 const CCValAssign &VA, SDValue Chain,
550 SDValue Arg, ISD::ArgFlagsTy Flags);
552 // Call lowering helpers.
553 bool IsCalleePop(bool isVarArg, unsigned CallingConv);
554 bool CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall);
555 bool CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall);
556 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
557 SDValue Chain, bool IsTailCall, bool Is64Bit,
558 int FPDiff, DebugLoc dl);
560 CCAssignFn *CCAssignFnForNode(unsigned CallingConv) const;
561 NameDecorationStyle NameDecorationForFORMAL_ARGUMENTS(SDValue Op);
562 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
564 std::pair<SDValue,SDValue> FP_TO_SINTHelper(SDValue Op,
565 SelectionDAG &DAG);
567 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
568 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
569 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
570 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
571 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
572 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
573 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
574 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
575 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
576 int64_t Offset, SelectionDAG &DAG) const;
577 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
578 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
579 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
580 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
581 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
582 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG);
583 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG);
584 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG);
585 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
586 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
587 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
588 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
589 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
590 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
591 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
592 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
593 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
594 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
595 SDValue LowerCALL(SDValue Op, SelectionDAG &DAG);
596 SDValue LowerRET(SDValue Op, SelectionDAG &DAG);
597 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
598 SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG);
599 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
600 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
601 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
602 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
603 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
604 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
605 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
606 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
607 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
608 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
609 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
610 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
611 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG);
612 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG);
614 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
615 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG);
616 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG);
618 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
619 SelectionDAG &DAG, unsigned NewOp);
621 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
622 SDValue Chain,
623 SDValue Dst, SDValue Src,
624 SDValue Size, unsigned Align,
625 const Value *DstSV, uint64_t DstSVOff);
626 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
627 SDValue Chain,
628 SDValue Dst, SDValue Src,
629 SDValue Size, unsigned Align,
630 bool AlwaysInline,
631 const Value *DstSV, uint64_t DstSVOff,
632 const Value *SrcSV, uint64_t SrcSVOff);
634 /// Utility function to emit atomic bitwise operations (and, or, xor).
635 // It takes the bitwise instruction to expand, the associated machine basic
636 // block, and the associated X86 opcodes for reg/reg and reg/imm.
637 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
638 MachineInstr *BInstr,
639 MachineBasicBlock *BB,
640 unsigned regOpc,
641 unsigned immOpc,
642 unsigned loadOpc,
643 unsigned cxchgOpc,
644 unsigned copyOpc,
645 unsigned notOpc,
646 unsigned EAXreg,
647 TargetRegisterClass *RC,
648 bool invSrc = false) const;
650 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
651 MachineInstr *BInstr,
652 MachineBasicBlock *BB,
653 unsigned regOpcL,
654 unsigned regOpcH,
655 unsigned immOpcL,
656 unsigned immOpcH,
657 bool invSrc = false) const;
659 /// Utility function to emit atomic min and max. It takes the min/max
660 /// instruction to expand, the associated basic block, and the associated
661 /// cmov opcode for moving the min or max value.
662 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
663 MachineBasicBlock *BB,
664 unsigned cmovOpc) const;
666 /// Emit nodes that will be selected as "test Op0,Op0", or something
667 /// equivalent, for use with the given x86 condition code.
668 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG);
670 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
671 /// equivalent, for use with the given x86 condition code.
672 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
673 SelectionDAG &DAG);
676 namespace X86 {
677 FastISel *createFastISel(MachineFunction &mf,
678 MachineModuleInfo *mmi, DwarfWriter *dw,
679 DenseMap<const Value *, unsigned> &,
680 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
681 DenseMap<const AllocaInst *, int> &
682 #ifndef NDEBUG
683 , SmallSet<Instruction*, 8> &
684 #endif
689 #endif // X86ISELLOWERING_H