1 //===-- llvm/CodeGen/AllocationOrder.cpp - Allocation Order ---------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file implements an allocation order for virtual registers.
12 // The preferred allocation order for a virtual register depends on allocation
13 // hints and target hooks. The AllocationOrder class encapsulates all of that.
15 //===----------------------------------------------------------------------===//
17 #include "AllocationOrder.h"
18 #include "RegisterClassInfo.h"
19 #include "VirtRegMap.h"
20 #include "llvm/CodeGen/MachineRegisterInfo.h"
24 // Compare VirtRegMap::getRegAllocPref().
25 AllocationOrder::AllocationOrder(unsigned VirtReg
,
26 const VirtRegMap
&VRM
,
27 const RegisterClassInfo
&RegClassInfo
)
28 : Begin(0), End(0), Pos(0), RCI(RegClassInfo
), OwnedBegin(false) {
29 const TargetRegisterClass
*RC
= VRM
.getRegInfo().getRegClass(VirtReg
);
30 std::pair
<unsigned, unsigned> HintPair
=
31 VRM
.getRegInfo().getRegAllocationHint(VirtReg
);
33 // HintPair.second is a register, phys or virt.
34 Hint
= HintPair
.second
;
36 // Translate to physreg, or 0 if not assigned yet.
37 if (TargetRegisterInfo::isVirtualRegister(Hint
))
38 Hint
= VRM
.getPhys(Hint
);
40 // The first hint pair component indicates a target-specific hint.
42 const TargetRegisterInfo
&TRI
= VRM
.getTargetRegInfo();
43 // The remaining allocation order may depend on the hint.
44 ArrayRef
<unsigned> Order
=
45 TRI
.getRawAllocationOrder(RC
, HintPair
.first
, Hint
,
46 VRM
.getMachineFunction());
50 // Copy the allocation order with reserved registers removed.
52 unsigned *P
= new unsigned[Order
.size()];
54 for (unsigned i
= 0; i
!= Order
.size(); ++i
)
55 if (!RCI
.isReserved(Order
[i
]))
59 // Target-dependent hints require resolution.
60 Hint
= TRI
.ResolveRegAllocHint(HintPair
.first
, Hint
,
61 VRM
.getMachineFunction());
63 // If there is no hint or just a normal hint, use the cached allocation
64 // order from RegisterClassInfo.
65 ArrayRef
<unsigned> O
= RCI
.getOrder(RC
);
70 // The hint must be a valid physreg for allocation.
71 if (Hint
&& (!TargetRegisterInfo::isPhysicalRegister(Hint
) ||
72 !RC
->contains(Hint
) || RCI
.isReserved(Hint
)))
76 AllocationOrder::~AllocationOrder() {