zpu: managed to compile program that writes constant to global variable
[llvm/zpu.git] / lib / Target / ARM / ARMInstrInfo.h
blob4563ffea7b9caa1b72ef0d121c334bc8d118ddd0
1 //===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
2 //
3 // The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file contains the ARM implementation of the TargetInstrInfo class.
12 //===----------------------------------------------------------------------===//
14 #ifndef ARMINSTRUCTIONINFO_H
15 #define ARMINSTRUCTIONINFO_H
17 #include "llvm/Target/TargetInstrInfo.h"
18 #include "ARMBaseInstrInfo.h"
19 #include "ARMRegisterInfo.h"
20 #include "ARMSubtarget.h"
21 #include "ARM.h"
23 namespace llvm {
24 class ARMSubtarget;
26 class ARMInstrInfo : public ARMBaseInstrInfo {
27 ARMRegisterInfo RI;
28 public:
29 explicit ARMInstrInfo(const ARMSubtarget &STI);
31 // Return the non-pre/post incrementing version of 'Opc'. Return 0
32 // if there is not such an opcode.
33 unsigned getUnindexedOpcode(unsigned Opc) const;
35 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
36 unsigned DestReg, unsigned SubIdx,
37 const MachineInstr *Orig,
38 const TargetRegisterInfo &TRI) const;
40 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
41 /// such, whenever a client has an instance of instruction info, it should
42 /// always be able to get register info as well (through this method).
43 ///
44 const ARMRegisterInfo &getRegisterInfo() const { return RI; }
49 #endif