1 ; RUN: llc < %s -march=arm -mcpu=cortex-a8 -mattr=+vfp2 -enable-unsafe-fp-math -enable-no-nans-fp-math | FileCheck -check-prefix=FINITE %s
2 ; RUN: llc < %s -march=arm -mcpu=cortex-a8 -mattr=+vfp2 -enable-unsafe-fp-math | FileCheck -check-prefix=NAN %s
5 define arm_apcscc i32 @t1(float* %a, float* %b) nounwind {
12 ; FINITE-NOT: vcmpe.f32
19 ; NAN: vcmpe.f32 s1, s0
20 ; NAN: vmrs apsr_nzcv, fpscr
24 %2 = fcmp une float %0, %1
25 br i1 %2, label %bb1, label %bb2
36 define arm_apcscc i32 @t2(double* %a, double* %b) nounwind {
40 ; FINITE: ldrd r0, [r0]
42 ; FINITE: cmpeq r1, #0
43 ; FINITE-NOT: vcmpe.f32
47 %1 = fcmp oeq double %0, 0.000000e+00
48 br i1 %1, label %bb1, label %bb2
59 define arm_apcscc i32 @t3(float* %a, float* %b) nounwind {
63 ; FINITE: ldr r0, [r0]
65 ; FINITE-NOT: vcmpe.f32
69 %1 = fcmp oeq float %0, 0.000000e+00
70 br i1 %1, label %bb1, label %bb2