1 //===- ARM.td - Describe the ARM Target Machine ------------*- tablegen -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
11 //===----------------------------------------------------------------------===//
13 //===----------------------------------------------------------------------===//
14 // Target-independent interfaces which we are implementing
15 //===----------------------------------------------------------------------===//
17 include "llvm/Target/Target.td"
20 //===----------------------------------------------------------------------===//
21 // ARM Subtarget features.
24 def FeatureVFP2 : SubtargetFeature<"vfp2", "ARMFPUType", "VFPv2",
25 "Enable VFP2 instructions">;
26 def FeatureVFP3 : SubtargetFeature<"vfp3", "ARMFPUType", "VFPv3",
27 "Enable VFP3 instructions">;
28 def FeatureNEON : SubtargetFeature<"neon", "ARMFPUType", "NEON",
29 "Enable NEON instructions">;
30 def FeatureThumb2 : SubtargetFeature<"thumb2", "ThumbMode", "Thumb2",
31 "Enable Thumb2 instructions">;
32 def FeatureNoARM : SubtargetFeature<"noarm", "NoARM", "true",
33 "Does not support ARM mode execution">;
34 def FeatureFP16 : SubtargetFeature<"fp16", "HasFP16", "true",
35 "Enable half-precision floating point">;
36 def FeatureD16 : SubtargetFeature<"d16", "HasD16", "true",
37 "Restrict VFP3 to 16 double registers">;
38 def FeatureHWDiv : SubtargetFeature<"hwdiv", "HasHardwareDivide", "true",
39 "Enable divide instructions">;
40 def FeatureT2XtPk : SubtargetFeature<"t2xtpk", "HasT2ExtractPack", "true",
41 "Enable Thumb2 extract and pack instructions">;
42 def FeatureDB : SubtargetFeature<"db", "HasDataBarrier", "true",
43 "Has data barrier (dmb / dsb) instructions">;
44 def FeatureSlowFPBrcc : SubtargetFeature<"slow-fp-brcc", "SlowFPBrcc", "true",
45 "FP compare + branch is slow">;
46 def FeatureVFPOnlySP : SubtargetFeature<"fp-only-sp", "FPOnlySP", "true",
47 "Floating point unit supports single precision only">;
49 // Some processors have multiply-accumulate instructions that don't
50 // play nicely with other VFP instructions, and it's generally better
51 // to just not use them.
52 // FIXME: Currently, this is only flagged for Cortex-A8. It may be true for
53 // others as well. We should do more benchmarking and confirm one way or
55 def FeatureHasSlowVMLx : SubtargetFeature<"vmlx", "SlowVMLx", "true",
56 "Disable VFP MAC instructions">;
57 // Some processors benefit from using NEON instructions for scalar
58 // single-precision FP operations.
59 def FeatureNEONForFP : SubtargetFeature<"neonfp", "UseNEONForSinglePrecisionFP",
61 "Use NEON for single precision FP">;
63 // Disable 32-bit to 16-bit narrowing for experimentation.
64 def FeaturePref32BitThumb : SubtargetFeature<"32bit", "Pref32BitThumb", "true",
65 "Prefer 32-bit Thumb instrs">;
67 // Multiprocessing extension.
68 def FeatureMP : SubtargetFeature<"mp", "HasMPExtension", "true",
69 "Supports Multiprocessing extension">;
72 def ArchV4T : SubtargetFeature<"v4t", "ARMArchVersion", "V4T",
74 def ArchV5T : SubtargetFeature<"v5t", "ARMArchVersion", "V5T",
76 def ArchV5TE : SubtargetFeature<"v5te", "ARMArchVersion", "V5TE",
77 "ARM v5TE, v5TEj, v5TExp">;
78 def ArchV6 : SubtargetFeature<"v6", "ARMArchVersion", "V6",
80 def ArchV6M : SubtargetFeature<"v6m", "ARMArchVersion", "V6M",
82 [FeatureNoARM, FeatureDB]>;
83 def ArchV6T2 : SubtargetFeature<"v6t2", "ARMArchVersion", "V6T2",
86 def ArchV7A : SubtargetFeature<"v7a", "ARMArchVersion", "V7A",
88 [FeatureThumb2, FeatureNEON, FeatureDB]>;
89 def ArchV7M : SubtargetFeature<"v7m", "ARMArchVersion", "V7M",
91 [FeatureThumb2, FeatureNoARM, FeatureDB,
94 //===----------------------------------------------------------------------===//
95 // ARM Processors supported.
98 include "ARMSchedule.td"
100 // ARM processor families.
101 def ProcOthers : SubtargetFeature<"others", "ARMProcFamily", "Others",
102 "One of the other ARM processor families">;
103 def ProcA8 : SubtargetFeature<"a8", "ARMProcFamily", "CortexA8",
104 "Cortex-A8 ARM processors",
105 [FeatureSlowFPBrcc, FeatureNEONForFP]>;
106 def ProcA9 : SubtargetFeature<"a9", "ARMProcFamily", "CortexA9",
107 "Cortex-A9 ARM processors">;
109 class ProcNoItin<string Name, list<SubtargetFeature> Features>
110 : Processor<Name, GenericItineraries, Features>;
113 def : ProcNoItin<"generic", []>;
114 def : ProcNoItin<"arm8", []>;
115 def : ProcNoItin<"arm810", []>;
116 def : ProcNoItin<"strongarm", []>;
117 def : ProcNoItin<"strongarm110", []>;
118 def : ProcNoItin<"strongarm1100", []>;
119 def : ProcNoItin<"strongarm1110", []>;
122 def : ProcNoItin<"arm7tdmi", [ArchV4T]>;
123 def : ProcNoItin<"arm7tdmi-s", [ArchV4T]>;
124 def : ProcNoItin<"arm710t", [ArchV4T]>;
125 def : ProcNoItin<"arm720t", [ArchV4T]>;
126 def : ProcNoItin<"arm9", [ArchV4T]>;
127 def : ProcNoItin<"arm9tdmi", [ArchV4T]>;
128 def : ProcNoItin<"arm920", [ArchV4T]>;
129 def : ProcNoItin<"arm920t", [ArchV4T]>;
130 def : ProcNoItin<"arm922t", [ArchV4T]>;
131 def : ProcNoItin<"arm940t", [ArchV4T]>;
132 def : ProcNoItin<"ep9312", [ArchV4T]>;
135 def : ProcNoItin<"arm10tdmi", [ArchV5T]>;
136 def : ProcNoItin<"arm1020t", [ArchV5T]>;
139 def : ProcNoItin<"arm9e", [ArchV5TE]>;
140 def : ProcNoItin<"arm926ej-s", [ArchV5TE]>;
141 def : ProcNoItin<"arm946e-s", [ArchV5TE]>;
142 def : ProcNoItin<"arm966e-s", [ArchV5TE]>;
143 def : ProcNoItin<"arm968e-s", [ArchV5TE]>;
144 def : ProcNoItin<"arm10e", [ArchV5TE]>;
145 def : ProcNoItin<"arm1020e", [ArchV5TE]>;
146 def : ProcNoItin<"arm1022e", [ArchV5TE]>;
147 def : ProcNoItin<"xscale", [ArchV5TE]>;
148 def : ProcNoItin<"iwmmxt", [ArchV5TE]>;
151 def : Processor<"arm1136j-s", ARMV6Itineraries, [ArchV6]>;
152 def : Processor<"arm1136jf-s", ARMV6Itineraries, [ArchV6, FeatureVFP2,
153 FeatureHasSlowVMLx]>;
154 def : Processor<"arm1176jz-s", ARMV6Itineraries, [ArchV6]>;
155 def : Processor<"arm1176jzf-s", ARMV6Itineraries, [ArchV6, FeatureVFP2]>;
156 def : Processor<"mpcorenovfp", ARMV6Itineraries, [ArchV6]>;
157 def : Processor<"mpcore", ARMV6Itineraries, [ArchV6, FeatureVFP2]>;
160 def : Processor<"cortex-m0", ARMV6Itineraries, [ArchV6M]>;
163 def : Processor<"arm1156t2-s", ARMV6Itineraries, [ArchV6T2]>;
164 def : Processor<"arm1156t2f-s", ARMV6Itineraries, [ArchV6T2, FeatureVFP2]>;
167 def : Processor<"cortex-a8", CortexA8Itineraries,
169 FeatureHasSlowVMLx, FeatureT2XtPk]>;
170 def : Processor<"cortex-a9", CortexA9Itineraries,
171 [ArchV7A, ProcA9, FeatureT2XtPk]>;
174 def : ProcNoItin<"cortex-m3", [ArchV7M]>;
175 def : ProcNoItin<"cortex-m4", [ArchV7M, FeatureVFP2, FeatureVFPOnlySP]>;
177 //===----------------------------------------------------------------------===//
178 // Register File Description
179 //===----------------------------------------------------------------------===//
181 include "ARMRegisterInfo.td"
183 include "ARMCallingConv.td"
185 //===----------------------------------------------------------------------===//
186 // Instruction Descriptions
187 //===----------------------------------------------------------------------===//
189 include "ARMInstrInfo.td"
191 def ARMInstrInfo : InstrInfo;
194 //===----------------------------------------------------------------------===//
196 //===----------------------------------------------------------------------===//
197 // ARM Uses the MC printer for asm output, so make sure the TableGen
198 // AsmWriter bits get associated with the correct class.
199 def ARMAsmWriter : AsmWriter {
200 string AsmWriterClassName = "InstPrinter";
201 bit isMCAsmWriter = 1;
204 //===----------------------------------------------------------------------===//
205 // Declare the target which we are implementing
206 //===----------------------------------------------------------------------===//
209 // Pull in Instruction Info:
210 let InstructionSet = ARMInstrInfo;
212 let AssemblyWriters = [ARMAsmWriter];