4 #include <linux/kernel.h>
5 #include <linux/spinlock.h>
6 #include <linux/interrupt.h>
7 #include <linux/hw_random.h>
8 #include <linux/ssb/ssb.h>
9 #include <net/mac80211.h>
15 #include "phy_common.h"
18 /* The unique identifier of the firmware that's officially supported by
19 * this driver version. */
20 #define B43_SUPPORTED_FIRMWARE_ID "FW13"
23 #ifdef CONFIG_B43_DEBUG
29 #define B43_RX_MAX_SSI 60
32 #define B43_MMIO_DMA0_REASON 0x20
33 #define B43_MMIO_DMA0_IRQ_MASK 0x24
34 #define B43_MMIO_DMA1_REASON 0x28
35 #define B43_MMIO_DMA1_IRQ_MASK 0x2C
36 #define B43_MMIO_DMA2_REASON 0x30
37 #define B43_MMIO_DMA2_IRQ_MASK 0x34
38 #define B43_MMIO_DMA3_REASON 0x38
39 #define B43_MMIO_DMA3_IRQ_MASK 0x3C
40 #define B43_MMIO_DMA4_REASON 0x40
41 #define B43_MMIO_DMA4_IRQ_MASK 0x44
42 #define B43_MMIO_DMA5_REASON 0x48
43 #define B43_MMIO_DMA5_IRQ_MASK 0x4C
44 #define B43_MMIO_MACCTL 0x120 /* MAC control */
45 #define B43_MMIO_MACCMD 0x124 /* MAC command */
46 #define B43_MMIO_GEN_IRQ_REASON 0x128
47 #define B43_MMIO_GEN_IRQ_MASK 0x12C
48 #define B43_MMIO_RAM_CONTROL 0x130
49 #define B43_MMIO_RAM_DATA 0x134
50 #define B43_MMIO_PS_STATUS 0x140
51 #define B43_MMIO_RADIO_HWENABLED_HI 0x158
52 #define B43_MMIO_SHM_CONTROL 0x160
53 #define B43_MMIO_SHM_DATA 0x164
54 #define B43_MMIO_SHM_DATA_UNALIGNED 0x166
55 #define B43_MMIO_XMITSTAT_0 0x170
56 #define B43_MMIO_XMITSTAT_1 0x174
57 #define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
58 #define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
59 #define B43_MMIO_TSF_CFP_REP 0x188
60 #define B43_MMIO_TSF_CFP_START 0x18C
61 #define B43_MMIO_TSF_CFP_MAXDUR 0x190
64 #define B43_MMIO_DMA32_BASE0 0x200
65 #define B43_MMIO_DMA32_BASE1 0x220
66 #define B43_MMIO_DMA32_BASE2 0x240
67 #define B43_MMIO_DMA32_BASE3 0x260
68 #define B43_MMIO_DMA32_BASE4 0x280
69 #define B43_MMIO_DMA32_BASE5 0x2A0
71 #define B43_MMIO_DMA64_BASE0 0x200
72 #define B43_MMIO_DMA64_BASE1 0x240
73 #define B43_MMIO_DMA64_BASE2 0x280
74 #define B43_MMIO_DMA64_BASE3 0x2C0
75 #define B43_MMIO_DMA64_BASE4 0x300
76 #define B43_MMIO_DMA64_BASE5 0x340
78 /* PIO on core rev < 11 */
79 #define B43_MMIO_PIO_BASE0 0x300
80 #define B43_MMIO_PIO_BASE1 0x310
81 #define B43_MMIO_PIO_BASE2 0x320
82 #define B43_MMIO_PIO_BASE3 0x330
83 #define B43_MMIO_PIO_BASE4 0x340
84 #define B43_MMIO_PIO_BASE5 0x350
85 #define B43_MMIO_PIO_BASE6 0x360
86 #define B43_MMIO_PIO_BASE7 0x370
87 /* PIO on core rev >= 11 */
88 #define B43_MMIO_PIO11_BASE0 0x200
89 #define B43_MMIO_PIO11_BASE1 0x240
90 #define B43_MMIO_PIO11_BASE2 0x280
91 #define B43_MMIO_PIO11_BASE3 0x2C0
92 #define B43_MMIO_PIO11_BASE4 0x300
93 #define B43_MMIO_PIO11_BASE5 0x340
95 #define B43_MMIO_PHY_VER 0x3E0
96 #define B43_MMIO_PHY_RADIO 0x3E2
97 #define B43_MMIO_PHY0 0x3E6
98 #define B43_MMIO_ANTENNA 0x3E8
99 #define B43_MMIO_CHANNEL 0x3F0
100 #define B43_MMIO_CHANNEL_EXT 0x3F4
101 #define B43_MMIO_RADIO_CONTROL 0x3F6
102 #define B43_MMIO_RADIO_DATA_HIGH 0x3F8
103 #define B43_MMIO_RADIO_DATA_LOW 0x3FA
104 #define B43_MMIO_PHY_CONTROL 0x3FC
105 #define B43_MMIO_PHY_DATA 0x3FE
106 #define B43_MMIO_MACFILTER_CONTROL 0x420
107 #define B43_MMIO_MACFILTER_DATA 0x422
108 #define B43_MMIO_RCMTA_COUNT 0x43C
109 #define B43_MMIO_RADIO_HWENABLED_LO 0x49A
110 #define B43_MMIO_GPIO_CONTROL 0x49C
111 #define B43_MMIO_GPIO_MASK 0x49E
112 #define B43_MMIO_TSF_CFP_START_LOW 0x604
113 #define B43_MMIO_TSF_CFP_START_HIGH 0x606
114 #define B43_MMIO_TSF_CFP_PRETBTT 0x612
115 #define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
116 #define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
117 #define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
118 #define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
119 #define B43_MMIO_RNG 0x65A
120 #define B43_MMIO_IFSSLOT 0x684 /* Interframe slot time */
121 #define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
122 #define B43_MMIO_IFSCTL_USE_EDCF 0x0004
123 #define B43_MMIO_POWERUP_DELAY 0x6A8
124 #define B43_MMIO_BTCOEX_CTL 0x6B4 /* Bluetooth Coexistence Control */
125 #define B43_MMIO_BTCOEX_STAT 0x6B6 /* Bluetooth Coexistence Status */
126 #define B43_MMIO_BTCOEX_TXCTL 0x6B8 /* Bluetooth Coexistence Transmit Control */
128 /* SPROM boardflags_lo values */
129 #define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
130 #define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
131 #define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
132 #define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
133 #define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
134 #define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
135 #define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
136 #define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
137 #define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
138 #define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
139 #define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
140 #define B43_BFL_FEM 0x0800 /* supports the Front End Module */
141 #define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
142 #define B43_BFL_HGPA 0x2000 /* had high gain PA */
143 #define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
144 #define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
146 /* SPROM boardflags_hi values */
147 #define B43_BFH_NOPA 0x0001 /* has no PA */
148 #define B43_BFH_RSSIINV 0x0002 /* RSSI uses positive slope (not TSSI) */
149 #define B43_BFH_PAREF 0x0004 /* uses the PARef LDO */
150 #define B43_BFH_3TSWITCH 0x0008 /* uses a triple throw switch shared
152 #define B43_BFH_PHASESHIFT 0x0010 /* can support phase shifter */
153 #define B43_BFH_BUCKBOOST 0x0020 /* has buck/booster */
154 #define B43_BFH_FEM_BT 0x0040 /* has FEM and switch to share antenna
157 /* GPIO register offset, in both ChipCommon and PCI core. */
158 #define B43_GPIO_CONTROL 0x6c
162 B43_SHM_UCODE
, /* Microcode memory */
163 B43_SHM_SHARED
, /* Shared memory */
164 B43_SHM_SCRATCH
, /* Scratch memory */
165 B43_SHM_HW
, /* Internal hardware register */
166 B43_SHM_RCMTA
, /* Receive match transmitter address (rev >= 5 only) */
168 /* SHM Routing modifiers */
169 #define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
170 #define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
171 #define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
174 /* Misc SHM_SHARED offsets */
175 #define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
176 #define B43_SHM_SH_PCTLWDPOS 0x0008
177 #define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
178 #define B43_SHM_SH_FWCAPA 0x0042 /* Firmware capabilities (Opensource firmware only) */
179 #define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
180 #define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
181 #define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
182 #define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */
183 #define B43_SHM_SH_HOSTFMI 0x0060 /* Hostflags for ucode options (middle) */
184 #define B43_SHM_SH_HOSTFHI 0x0062 /* Hostflags for ucode options (high) */
185 #define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
186 #define B43_SHM_SH_RADAR 0x0066 /* Radar register */
187 #define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
188 #define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
189 #define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
190 #define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5Ghz channel */
191 #define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
192 /* TSSI information */
193 #define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */
194 #define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */
195 #define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */
196 #define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */
197 /* SHM_SHARED TX FIFO variables */
198 #define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
199 #define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
200 #define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
201 #define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
202 /* SHM_SHARED background noise */
203 #define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
204 #define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
205 #define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
206 /* SHM_SHARED crypto engine */
207 #define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
208 #define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
209 #define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
210 #define B43_SHM_SH_TKIPTSCTTAK 0x0318
211 #define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
212 #define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
213 /* SHM_SHARED WME variables */
214 #define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
215 #define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
216 #define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
217 /* SHM_SHARED powersave mode related */
218 #define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
219 #define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
220 #define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
221 /* SHM_SHARED beacon/AP variables */
222 #define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
223 #define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
224 #define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
225 #define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
226 #define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
227 #define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
228 #define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
229 #define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
230 #define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
231 #define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
232 /* SHM_SHARED ACK/CTS control */
233 #define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
234 /* SHM_SHARED probe response variables */
235 #define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
236 #define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
237 #define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
238 #define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
239 #define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
240 /* SHM_SHARED rate tables */
241 #define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
242 #define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
243 #define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
244 #define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
245 /* SHM_SHARED microcode soft registers */
246 #define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
247 #define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
248 #define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
249 #define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
250 #define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
251 #define B43_SHM_SH_UCODESTAT_INVALID 0
252 #define B43_SHM_SH_UCODESTAT_INIT 1
253 #define B43_SHM_SH_UCODESTAT_ACTIVE 2
254 #define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
255 #define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
256 #define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
257 #define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
258 #define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
260 /* SHM_SCRATCH offsets */
261 #define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
262 #define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
263 #define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
264 #define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
265 #define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
266 #define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
267 #define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
268 #define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
269 #define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
270 #define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
272 /* Hardware Radio Enable masks */
273 #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
274 #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
276 /* HostFlags. See b43_hf_read/write() */
277 #define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
278 #define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
279 #define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
280 #define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
281 #define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
282 #define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
283 #define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
284 #define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
285 #define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
286 #define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
287 #define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
288 #define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
289 #define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
290 #define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
291 #define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
292 #define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
293 #define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
294 #define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
295 #define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
296 #define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
297 #define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
298 #define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
299 #define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
300 #define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
301 #define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
302 #define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
303 #define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
304 #define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
305 #define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
306 #define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
307 #define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
308 #define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
309 #define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
310 #define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
311 #define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
313 /* Firmware capabilities field in SHM (Opensource firmware only) */
314 #define B43_FWCAPA_HWCRYPTO 0x0001
315 #define B43_FWCAPA_QOS 0x0002
317 /* MacFilter offsets. */
318 #define B43_MACFILTER_SELF 0x0000
319 #define B43_MACFILTER_BSSID 0x0003
322 #define B43_PCTL_IN 0xB0
323 #define B43_PCTL_OUT 0xB4
324 #define B43_PCTL_OUTENABLE 0xB8
325 #define B43_PCTL_XTAL_POWERUP 0x40
326 #define B43_PCTL_PLL_POWERDOWN 0x80
328 /* PowerControl Clock Modes */
329 #define B43_PCTL_CLK_FAST 0x00
330 #define B43_PCTL_CLK_SLOW 0x01
331 #define B43_PCTL_CLK_DYNAMIC 0x02
333 #define B43_PCTL_FORCE_SLOW 0x0800
334 #define B43_PCTL_FORCE_PLL 0x1000
335 #define B43_PCTL_DYN_XTAL 0x2000
338 #define B43_PHYTYPE_A 0x00
339 #define B43_PHYTYPE_B 0x01
340 #define B43_PHYTYPE_G 0x02
341 #define B43_PHYTYPE_N 0x04
342 #define B43_PHYTYPE_LP 0x05
345 #define B43_PHY_ILT_A_CTRL 0x0072
346 #define B43_PHY_ILT_A_DATA1 0x0073
347 #define B43_PHY_ILT_A_DATA2 0x0074
348 #define B43_PHY_G_LO_CONTROL 0x0810
349 #define B43_PHY_ILT_G_CTRL 0x0472
350 #define B43_PHY_ILT_G_DATA1 0x0473
351 #define B43_PHY_ILT_G_DATA2 0x0474
352 #define B43_PHY_A_PCTL 0x007B
353 #define B43_PHY_G_PCTL 0x0029
354 #define B43_PHY_A_CRS 0x0029
355 #define B43_PHY_RADIO_BITFIELD 0x0401
356 #define B43_PHY_G_CRS 0x0429
357 #define B43_PHY_NRSSILT_CTRL 0x0803
358 #define B43_PHY_NRSSILT_DATA 0x0804
361 #define B43_RADIOCTL_ID 0x01
363 /* MAC Control bitfield */
364 #define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
365 #define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
366 #define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
367 #define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
368 #define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
369 #define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
370 #define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
371 #define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
372 #define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
373 #define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
374 #define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
375 #define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
376 #define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
377 #define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
378 #define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
379 #define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
380 #define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
381 #define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
382 #define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
383 #define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
384 #define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
385 #define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
386 #define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
387 #define B43_MACCTL_GMODE 0x80000000 /* G Mode */
389 /* MAC Command bitfield */
390 #define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
391 #define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
392 #define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
393 #define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
394 #define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
396 /* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
397 #define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
398 #define B43_TMSLOW_PHYCLKSPEED 0x00C00000 /* PHY clock speed mask (N-PHY only) */
399 #define B43_TMSLOW_PHYCLKSPEED_40MHZ 0x00000000 /* 40 MHz PHY */
400 #define B43_TMSLOW_PHYCLKSPEED_80MHZ 0x00400000 /* 80 MHz PHY */
401 #define B43_TMSLOW_PHYCLKSPEED_160MHZ 0x00800000 /* 160 MHz PHY */
402 #define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
403 #define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
404 #define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
405 #define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
407 /* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
408 #define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
409 #define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
410 #define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
411 #define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
413 /* Generic-Interrupt reasons. */
414 #define B43_IRQ_MAC_SUSPENDED 0x00000001
415 #define B43_IRQ_BEACON 0x00000002
416 #define B43_IRQ_TBTT_INDI 0x00000004
417 #define B43_IRQ_BEACON_TX_OK 0x00000008
418 #define B43_IRQ_BEACON_CANCEL 0x00000010
419 #define B43_IRQ_ATIM_END 0x00000020
420 #define B43_IRQ_PMQ 0x00000040
421 #define B43_IRQ_PIO_WORKAROUND 0x00000100
422 #define B43_IRQ_MAC_TXERR 0x00000200
423 #define B43_IRQ_PHY_TXERR 0x00000800
424 #define B43_IRQ_PMEVENT 0x00001000
425 #define B43_IRQ_TIMER0 0x00002000
426 #define B43_IRQ_TIMER1 0x00004000
427 #define B43_IRQ_DMA 0x00008000
428 #define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
429 #define B43_IRQ_CCA_MEASURE_OK 0x00020000
430 #define B43_IRQ_NOISESAMPLE_OK 0x00040000
431 #define B43_IRQ_UCODE_DEBUG 0x08000000
432 #define B43_IRQ_RFKILL 0x10000000
433 #define B43_IRQ_TX_OK 0x20000000
434 #define B43_IRQ_PHY_G_CHANGED 0x40000000
435 #define B43_IRQ_TIMEOUT 0x80000000
437 #define B43_IRQ_ALL 0xFFFFFFFF
438 #define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
441 B43_IRQ_MAC_TXERR | \
442 B43_IRQ_PHY_TXERR | \
444 B43_IRQ_TXFIFO_FLUSH_OK | \
445 B43_IRQ_NOISESAMPLE_OK | \
446 B43_IRQ_UCODE_DEBUG | \
450 /* The firmware register to fetch the debug-IRQ reason from. */
451 #define B43_DEBUGIRQ_REASON_REG 63
452 /* Debug-IRQ reasons. */
453 #define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
454 #define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
455 #define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
456 #define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
457 #define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
459 /* The firmware register that contains the "marker" line. */
460 #define B43_MARKER_ID_REG 2
461 #define B43_MARKER_LINE_REG 3
463 /* The firmware register to fetch the panic reason from. */
464 #define B43_FWPANIC_REASON_REG 3
465 /* Firmware panic reason codes */
466 #define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
467 #define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
469 /* The firmware register that contains the watchdog counter. */
470 #define B43_WATCHDOG_REG 1
472 /* Device specific rate values.
473 * The actual values defined here are (rate_in_mbps * 2).
474 * Some code depends on this. Don't change it. */
475 #define B43_CCK_RATE_1MB 0x02
476 #define B43_CCK_RATE_2MB 0x04
477 #define B43_CCK_RATE_5MB 0x0B
478 #define B43_CCK_RATE_11MB 0x16
479 #define B43_OFDM_RATE_6MB 0x0C
480 #define B43_OFDM_RATE_9MB 0x12
481 #define B43_OFDM_RATE_12MB 0x18
482 #define B43_OFDM_RATE_18MB 0x24
483 #define B43_OFDM_RATE_24MB 0x30
484 #define B43_OFDM_RATE_36MB 0x48
485 #define B43_OFDM_RATE_48MB 0x60
486 #define B43_OFDM_RATE_54MB 0x6C
487 /* Convert a b43 rate value to a rate in 100kbps */
488 #define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
490 #define B43_DEFAULT_SHORT_RETRY_LIMIT 7
491 #define B43_DEFAULT_LONG_RETRY_LIMIT 4
493 #define B43_PHY_TX_BADNESS_LIMIT 1000
495 /* Max size of a security key */
496 #define B43_SEC_KEYSIZE 16
497 /* Max number of group keys */
498 #define B43_NR_GROUP_KEYS 4
499 /* Max number of pairwise keys */
500 #define B43_NR_PAIRWISE_KEYS 50
501 /* Security algorithms. */
503 B43_SEC_ALGO_NONE
= 0, /* unencrypted, as of TX header. */
508 B43_SEC_ALGO_AES_LEGACY
,
513 /* The firmware file header */
514 #define B43_FW_TYPE_UCODE 'u'
515 #define B43_FW_TYPE_PCM 'p'
516 #define B43_FW_TYPE_IV 'i'
517 struct b43_fw_header
{
520 /* File format version */
523 /* Size of the data. For ucode and PCM this is in bytes.
524 * For IV this is number-of-ivs. */
526 } __attribute__((__packed__
));
528 /* Initial Value file format */
529 #define B43_IV_OFFSET_MASK 0x7FFF
530 #define B43_IV_32BIT 0x8000
536 } data
__attribute__((__packed__
));
537 } __attribute__((__packed__
));
540 /* Data structures for DMA transmission, per 80211 core. */
542 struct b43_dmaring
*tx_ring_AC_BK
; /* Background */
543 struct b43_dmaring
*tx_ring_AC_BE
; /* Best Effort */
544 struct b43_dmaring
*tx_ring_AC_VI
; /* Video */
545 struct b43_dmaring
*tx_ring_AC_VO
; /* Voice */
546 struct b43_dmaring
*tx_ring_mcast
; /* Multicast */
548 struct b43_dmaring
*rx_ring
;
551 struct b43_pio_txqueue
;
552 struct b43_pio_rxqueue
;
554 /* Data structures for PIO transmission, per 80211 core. */
556 struct b43_pio_txqueue
*tx_queue_AC_BK
; /* Background */
557 struct b43_pio_txqueue
*tx_queue_AC_BE
; /* Best Effort */
558 struct b43_pio_txqueue
*tx_queue_AC_VI
; /* Video */
559 struct b43_pio_txqueue
*tx_queue_AC_VO
; /* Voice */
560 struct b43_pio_txqueue
*tx_queue_mcast
; /* Multicast */
562 struct b43_pio_rxqueue
*rx_queue
;
565 /* Context information for a noise calculation (Link Quality). */
566 struct b43_noise_calculation
{
567 bool calculation_running
;
577 /* If keyconf is NULL, this key is disabled.
578 * keyconf is a cookie. Don't derefenrence it outside of the set_key
579 * path, because b43 doesn't own it. */
580 struct ieee80211_key_conf
*keyconf
;
584 /* SHM offsets to the QOS data structures for the 4 different queues. */
585 #define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
586 (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
587 #define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
588 #define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
589 #define B43_QOS_VIDEO B43_QOS_PARAMS(2)
590 #define B43_QOS_VOICE B43_QOS_PARAMS(3)
592 /* QOS parameter hardware data structure offsets. */
593 #define B43_NR_QOSPARAMS 16
595 B43_QOSPARAM_TXOP
= 0,
605 /* QOS parameters for a queue. */
606 struct b43_qos_params
{
607 /* The QOS parameters */
608 struct ieee80211_tx_queue_params p
;
613 /* The type of the firmware file. */
614 enum b43_firmware_file_type
{
615 B43_FWTYPE_PROPRIETARY
,
616 B43_FWTYPE_OPENSOURCE
,
620 /* Context data for fetching firmware. */
621 struct b43_request_fw_context
{
622 /* The device we are requesting the fw for. */
623 struct b43_wldev
*dev
;
624 /* The type of firmware to request. */
625 enum b43_firmware_file_type req_type
;
626 /* Error messages for each firmware type. */
627 char errors
[B43_NR_FWTYPES
][128];
628 /* Temporary buffer for storing the firmware name. */
630 /* A fatal error occured while requesting. Firmware reqest
631 * can not continue, as any other reqest will also fail. */
635 /* In-memory representation of a cached microcode file. */
636 struct b43_firmware_file
{
637 const char *filename
;
638 const struct firmware
*data
;
639 /* Type of the firmware file name. Note that this does only indicate
640 * the type by the firmware name. NOT the file contents.
641 * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
642 * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
643 * binary code, not just the filename.
645 enum b43_firmware_file_type type
;
648 /* Pointers to the firmware data and meta information about it. */
649 struct b43_firmware
{
651 struct b43_firmware_file ucode
;
653 struct b43_firmware_file pcm
;
654 /* Initial MMIO values for the firmware */
655 struct b43_firmware_file initvals
;
656 /* Initial MMIO values for the firmware, band-specific */
657 struct b43_firmware_file initvals_band
;
659 /* Firmware revision */
661 /* Firmware patchlevel */
664 /* Set to true, if we are using an opensource firmware.
665 * Use this to check for proprietary vs opensource. */
667 /* Set to true, if the core needs a PCM firmware, but
668 * we failed to load one. This is always false for
669 * core rev > 10, as these don't need PCM firmware. */
670 bool pcm_request_failed
;
673 /* Device (802.11 core) initialization status. */
675 B43_STAT_UNINIT
= 0, /* Uninitialized. */
676 B43_STAT_INITIALIZED
= 1, /* Initialized, but not started, yet. */
677 B43_STAT_STARTED
= 2, /* Up and running. */
679 #define b43_status(wldev) atomic_read(&(wldev)->__init_status)
680 #define b43_set_status(wldev, stat) do { \
681 atomic_set(&(wldev)->__init_status, (stat)); \
685 /* Data structure for one wireless device (802.11 core) */
687 struct ssb_device
*dev
;
690 /* The device initialization status.
691 * Use b43_status() to query. */
692 atomic_t __init_status
;
694 bool bad_frames_preempt
; /* Use "Bad Frames Preemption" (default off) */
695 bool dfq_valid
; /* Directed frame queue valid (IBSS PS mode, ATIM) */
696 bool radio_hw_enable
; /* saved state of radio hardware enabled state */
697 bool qos_enabled
; /* TRUE, if QoS is used. */
698 bool hwcrypto_enabled
; /* TRUE, if HW crypto acceleration is enabled. */
699 bool use_pio
; /* TRUE if next init should use PIO */
701 /* PHY/Radio device. */
710 /* Use b43_using_pio_transfers() to check whether we are using
711 * DMA or PIO data transfers. */
712 bool __using_pio_transfers
;
714 /* Various statistics about the physical device. */
715 struct b43_stats stats
;
717 /* Reason code of the last interrupt. */
720 /* The currently active generic-interrupt mask. */
723 /* Link Quality calculation context. */
724 struct b43_noise_calculation noisecalc
;
725 /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
729 struct delayed_work periodic_work
;
730 unsigned int periodic_state
;
732 struct work_struct restart_work
;
734 /* encryption/decryption */
735 u16 ktp
; /* Key table pointer */
736 struct b43_key key
[B43_NR_GROUP_KEYS
* 2 + B43_NR_PAIRWISE_KEYS
];
739 struct b43_firmware fw
;
741 /* Devicelist in struct b43_wl (all 802.11 cores) */
742 struct list_head list
;
744 /* Debugging stuff follows. */
745 #ifdef CONFIG_B43_DEBUG
746 struct b43_dfsentry
*dfsentry
;
747 unsigned int irq_count
;
748 unsigned int irq_bit_count
[32];
749 unsigned int tx_count
;
750 unsigned int rx_count
;
754 /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
756 /* Pointer to the active wireless device on this chip */
757 struct b43_wldev
*current_dev
;
758 /* Pointer to the ieee80211 hardware data structure */
759 struct ieee80211_hw
*hw
;
761 /* Global driver mutex. Every operation must run with this mutex locked. */
763 /* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ
764 * handler, only. This basically is just the IRQ mask register. */
765 spinlock_t hardirq_lock
;
767 /* The number of queues that were registered with the mac80211 subsystem
768 * initially. This is a backup copy of hw->queues in case hw->queues has
769 * to be dynamically lowered at runtime (Firmware does not support QoS).
770 * hw->queues has to be restored to the original value before unregistering
771 * from the mac80211 subsystem. */
772 u16 mac80211_initially_registered_queues
;
774 /* We can only have one operating interface (802.11 core)
775 * at a time. General information about this interface follows.
778 struct ieee80211_vif
*vif
;
779 /* The MAC address of the operating interface. */
780 u8 mac_addr
[ETH_ALEN
];
783 /* Interface type. (NL80211_IFTYPE_XXX) */
785 /* Is the card operating in AP, STA or IBSS mode? */
788 unsigned int filter_flags
;
789 /* Stats about the wireless interface */
790 struct ieee80211_low_level_stats ieee_stats
;
792 #ifdef CONFIG_B43_HWRNG
794 bool rng_initialized
;
795 char rng_name
[30 + 1];
796 #endif /* CONFIG_B43_HWRNG */
798 /* List of all wireless devices on this chip */
799 struct list_head devlist
;
802 bool radiotap_enabled
;
805 /* The beacon we are currently using (AP or IBSS mode). */
806 struct sk_buff
*current_beacon
;
807 bool beacon0_uploaded
;
808 bool beacon1_uploaded
;
809 bool beacon_templates_virgin
; /* Never wrote the templates? */
810 struct work_struct beacon_update_trigger
;
812 /* The current QOS parameters for the 4 queues. */
813 struct b43_qos_params qos_params
[4];
815 /* Work for adjustment of the transmission power.
816 * This is scheduled when we determine that the actual TX output
817 * power doesn't match what we want. */
818 struct work_struct txpower_adjust_work
;
820 /* Packet transmit work */
821 struct work_struct tx_work
;
822 /* Queue of packets to be transmitted. */
823 struct sk_buff_head tx_queue
;
825 /* The device LEDs. */
826 struct b43_leds leds
;
828 /* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */
829 u8 pio_scratchspace
[110] __attribute__((__aligned__(8)));
830 u8 pio_tailspace
[4] __attribute__((__aligned__(8)));
833 static inline struct b43_wl
*hw_to_b43_wl(struct ieee80211_hw
*hw
)
838 static inline struct b43_wldev
*dev_to_b43_wldev(struct device
*dev
)
840 struct ssb_device
*ssb_dev
= dev_to_ssb_dev(dev
);
841 return ssb_get_drvdata(ssb_dev
);
844 /* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */
845 static inline int b43_is_mode(struct b43_wl
*wl
, int type
)
847 return (wl
->operating
&& wl
->if_type
== type
);
851 * b43_current_band - Returns the currently used band.
852 * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ.
854 static inline enum ieee80211_band
b43_current_band(struct b43_wl
*wl
)
856 return wl
->hw
->conf
.channel
->band
;
859 static inline u16
b43_read16(struct b43_wldev
*dev
, u16 offset
)
861 return ssb_read16(dev
->dev
, offset
);
864 static inline void b43_write16(struct b43_wldev
*dev
, u16 offset
, u16 value
)
866 ssb_write16(dev
->dev
, offset
, value
);
869 static inline u32
b43_read32(struct b43_wldev
*dev
, u16 offset
)
871 return ssb_read32(dev
->dev
, offset
);
874 static inline void b43_write32(struct b43_wldev
*dev
, u16 offset
, u32 value
)
876 ssb_write32(dev
->dev
, offset
, value
);
879 static inline bool b43_using_pio_transfers(struct b43_wldev
*dev
)
881 return dev
->__using_pio_transfers
;
884 #ifdef CONFIG_B43_FORCE_PIO
885 # define B43_PIO_DEFAULT 1
887 # define B43_PIO_DEFAULT 0
890 /* Message printing */
891 void b43info(struct b43_wl
*wl
, const char *fmt
, ...)
892 __attribute__ ((format(printf
, 2, 3)));
893 void b43err(struct b43_wl
*wl
, const char *fmt
, ...)
894 __attribute__ ((format(printf
, 2, 3)));
895 void b43warn(struct b43_wl
*wl
, const char *fmt
, ...)
896 __attribute__ ((format(printf
, 2, 3)));
897 void b43dbg(struct b43_wl
*wl
, const char *fmt
, ...)
898 __attribute__ ((format(printf
, 2, 3)));
901 /* A WARN_ON variant that vanishes when b43 debugging is disabled.
902 * This _also_ evaluates the arg with debugging disabled. */
904 # define B43_WARN_ON(x) WARN_ON(x)
906 static inline bool __b43_warn_on_dummy(bool x
) { return x
; }
907 # define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
910 /* Convert an integer to a Q5.2 value */
911 #define INT_TO_Q52(i) ((i) << 2)
912 /* Convert a Q5.2 value to an integer (precision loss!) */
913 #define Q52_TO_INT(q52) ((q52) >> 2)
914 /* Macros for printing a value in Q5.2 format */
915 #define Q52_FMT "%u.%u"
916 #define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)