* better
[mascara-docs.git] / i386 / linux-2.3.21 / drivers / video / aty.h
blob2e5900f349054ac32b2ccd128a258cd8d8696a14
1 /*
2 * Exported procedures for the ATI/mach64 display driver on PowerMacs.
4 * Copyright (C) 1997 Michael AK Tesch
5 * written with much help from Jon Howell
7 * Updated for 3D RAGE PRO by Geert Uytterhoeven
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
16 * most of the rest of this file comes from ATI sample code
18 #ifndef REGMACH64_H
19 #define REGMACH64_H
21 /* NON-GUI MEMORY MAPPED Registers - expressed in BYTE offsets */
23 #define CRTC_H_TOTAL_DISP 0x0000 /* Dword offset 0_00 */
24 #define CRTC_H_SYNC_STRT_WID 0x0004 /* Dword offset 0_01 */
25 #define CRTC_H_SYNC_STRT 0x0004
26 #define CRTC_H_SYNC_DLY 0x0005
27 #define CRTC_H_SYNC_WID 0x0006
29 #define CRTC_V_TOTAL_DISP 0x0008 /* Dword offset 0_02 */
30 #define CRTC_V_TOTAL 0x0008
31 #define CRTC_V_DISP 0x000A
32 #define CRTC_V_SYNC_STRT_WID 0x000C /* Dword offset 0_03 */
33 #define CRTC_V_SYNC_STRT 0x000C
34 #define CRTC_V_SYNC_WID 0x000E
36 #define CRTC_VLINE_CRNT_VLINE 0x0010 /* Dword offset 0_04 */
37 #define CRTC_OFF_PITCH 0x0014 /* Dword offset 0_05 */
38 #define CRTC_OFFSET 0x0014
39 #define CRTC_PITCH 0x0016
41 #define CRTC_INT_CNTL 0x0018 /* Dword offset 0_06 */
42 #define CRTC_GEN_CNTL 0x001C /* Dword offset 0_07 */
43 #define CRTC_PIX_WIDTH 0x001D
44 #define CRTC_FIFO 0x001E
45 #define CRTC_EXT_DISP 0x001F
47 #define DSP_CONFIG 0x0020 /* Dword offset 0_08 */
48 #define DSP_ON_OFF 0x0024 /* Dword offset 0_09 */
49 #define TIMER_CONFIG 0x0028 /* Dword offset 0_0A */
50 #define MEM_BUF_CNTL 0x002C /* Dword offset 0_0B */
51 #define MEM_ADDR_CONFIG 0x0034 /* Dword offset 0_0D */
53 #define CRT_TRAP 0x0038 /* Dword offset 0_0E */
55 #define I2C_CNTL_0 0x003C /* Dword offset 0_0F */
57 #define OVR_CLR 0x0040 /* Dword offset 0_10 */
58 #define OVR_WID_LEFT_RIGHT 0x0044 /* Dword offset 0_11 */
59 #define OVR_WID_TOP_BOTTOM 0x0048 /* Dword offset 0_12 */
61 #define VGA_DSP_CONFIG 0x004C /* Dword offset 0_13 */
62 #define VGA_DSP_ON_OFF 0x0050 /* Dword offset 0_14 */
64 #define CUR_CLR0 0x0060 /* Dword offset 0_18 */
65 #define CUR_CLR1 0x0064 /* Dword offset 0_19 */
66 #define CUR_OFFSET 0x0068 /* Dword offset 0_1A */
67 #define CUR_HORZ_VERT_POSN 0x006C /* Dword offset 0_1B */
68 #define CUR_HORZ_VERT_OFF 0x0070 /* Dword offset 0_1C */
70 #define GP_IO 0x0078 /* Dword offset 0_1E */
72 #define HW_DEBUG 0x007C /* Dword offset 0_1F */
74 #define SCRATCH_REG0 0x0080 /* Dword offset 0_20 */
75 #define SCRATCH_REG1 0x0084 /* Dword offset 0_21 */
77 #define CLOCK_CNTL 0x0090 /* Dword offset 0_24 */
78 #define CLOCK_SEL_CNTL 0x0090 /* Dword offset 0_24 */
80 #define CONFIG_STAT1 0x0094 /* Dword offset 0_25 */
81 #define CONFIG_STAT2 0x0098 /* Dword offset 0_26 */
83 #define BUS_CNTL 0x00A0 /* Dword offset 0_28 */
85 #define EXT_MEM_CNTL 0x00AC /* Dword offset 0_2B */
86 #define MEM_CNTL 0x00B0 /* Dword offset 0_2C */
88 #define MEM_VGA_WP_SEL 0x00B4 /* Dword offset 0_2D */
89 #define MEM_VGA_RP_SEL 0x00B8 /* Dword offset 0_2E */
91 #define I2C_CNTL_1 0x00BC /* Dword offset 0_2F */
93 #define DAC_REGS 0x00C0 /* Dword offset 0_30 */
94 #define DAC_W_INDEX 0x00C0 /* Dword offset 0_30 */
95 #define DAC_DATA 0x00C1 /* Dword offset 0_30 */
96 #define DAC_MASK 0x00C2 /* Dword offset 0_30 */
97 #define DAC_R_INDEX 0x00C3 /* Dword offset 0_30 */
98 #define DAC_CNTL 0x00C4 /* Dword offset 0_31 */
100 #define EXT_DAC_REGS 0x00C8 /* Dword offset 0_32 */
102 #define GEN_TEST_CNTL 0x00D0 /* Dword offset 0_34 */
104 #define CUSTOM_MACRO_CNTL 0x00D4 /* Dword offset 0_35 */
106 #define POWER_MANAGEMENT 0x00D8 /* Dword offset 0_36 (LG) */
108 #define CONFIG_CNTL 0x00DC /* Dword offset 0_37 (CT, ET, VT) */
109 #define CONFIG_CHIP_ID 0x00E0 /* Dword offset 0_38 */
110 #define CONFIG_STAT0 0x00E4 /* Dword offset 0_39 */
111 #define CRC_SIG 0x00E8 /* Dword offset 0_3A */
114 /* GUI MEMORY MAPPED Registers */
116 #define DST_OFF_PITCH 0x0100 /* Dword offset 0_40 */
117 #define DST_X 0x0104 /* Dword offset 0_41 */
118 #define DST_Y 0x0108 /* Dword offset 0_42 */
119 #define DST_Y_X 0x010C /* Dword offset 0_43 */
120 #define DST_WIDTH 0x0110 /* Dword offset 0_44 */
121 #define DST_HEIGHT 0x0114 /* Dword offset 0_45 */
122 #define DST_HEIGHT_WIDTH 0x0118 /* Dword offset 0_46 */
123 #define DST_X_WIDTH 0x011C /* Dword offset 0_47 */
124 #define DST_BRES_LNTH 0x0120 /* Dword offset 0_48 */
125 #define DST_BRES_ERR 0x0124 /* Dword offset 0_49 */
126 #define DST_BRES_INC 0x0128 /* Dword offset 0_4A */
127 #define DST_BRES_DEC 0x012C /* Dword offset 0_4B */
128 #define DST_CNTL 0x0130 /* Dword offset 0_4C */
129 #define DST_Y_X__ALIAS__ 0x0134 /* Dword offset 0_4D */
130 #define TRAIL_BRES_ERR 0x0138 /* Dword offset 0_4E */
131 #define TRAIL_BRES_INC 0x013C /* Dword offset 0_4F */
132 #define TRAIL_BRES_DEC 0x0140 /* Dword offset 0_50 */
133 #define LEAD_BRES_LNTH 0x0144 /* Dword offset 0_51 */
134 #define Z_OFF_PITCH 0x0148 /* Dword offset 0_52 */
135 #define Z_CNTL 0x014C /* Dword offset 0_53 */
136 #define ALPHA_TST_CNTL 0x0150 /* Dword offset 0_54 */
137 #define SECONDARY_STW_EXP 0x0158 /* Dword offset 0_56 */
138 #define SECONDARY_S_X_INC 0x015C /* Dword offset 0_57 */
139 #define SECONDARY_S_Y_INC 0x0160 /* Dword offset 0_58 */
140 #define SECONDARY_S_START 0x0164 /* Dword offset 0_59 */
141 #define SECONDARY_W_X_INC 0x0168 /* Dword offset 0_5A */
142 #define SECONDARY_W_Y_INC 0x016C /* Dword offset 0_5B */
143 #define SECONDARY_W_START 0x0170 /* Dword offset 0_5C */
144 #define SECONDARY_T_X_INC 0x0174 /* Dword offset 0_5D */
145 #define SECONDARY_T_Y_INC 0x0178 /* Dword offset 0_5E */
146 #define SECONDARY_T_START 0x017C /* Dword offset 0_5F */
148 #define SRC_OFF_PITCH 0x0180 /* Dword offset 0_60 */
149 #define SRC_X 0x0184 /* Dword offset 0_61 */
150 #define SRC_Y 0x0188 /* Dword offset 0_62 */
151 #define SRC_Y_X 0x018C /* Dword offset 0_63 */
152 #define SRC_WIDTH1 0x0190 /* Dword offset 0_64 */
153 #define SRC_HEIGHT1 0x0194 /* Dword offset 0_65 */
154 #define SRC_HEIGHT1_WIDTH1 0x0198 /* Dword offset 0_66 */
155 #define SRC_X_START 0x019C /* Dword offset 0_67 */
156 #define SRC_Y_START 0x01A0 /* Dword offset 0_68 */
157 #define SRC_Y_X_START 0x01A4 /* Dword offset 0_69 */
158 #define SRC_WIDTH2 0x01A8 /* Dword offset 0_6A */
159 #define SRC_HEIGHT2 0x01AC /* Dword offset 0_6B */
160 #define SRC_HEIGHT2_WIDTH2 0x01B0 /* Dword offset 0_6C */
161 #define SRC_CNTL 0x01B4 /* Dword offset 0_6D */
163 #define SCALE_OFF 0x01C0 /* Dword offset 0_70 */
164 #define SECONDARY_SCALE_OFF 0x01C4 /* Dword offset 0_71 */
166 #define TEX_0_OFF 0x01C0 /* Dword offset 0_70 */
167 #define TEX_1_OFF 0x01C4 /* Dword offset 0_71 */
168 #define TEX_2_OFF 0x01C8 /* Dword offset 0_72 */
169 #define TEX_3_OFF 0x01CC /* Dword offset 0_73 */
170 #define TEX_4_OFF 0x01D0 /* Dword offset 0_74 */
171 #define TEX_5_OFF 0x01D4 /* Dword offset 0_75 */
172 #define TEX_6_OFF 0x01D8 /* Dword offset 0_76 */
173 #define TEX_7_OFF 0x01DC /* Dword offset 0_77 */
175 #define SCALE_WIDTH 0x01DC /* Dword offset 0_77 */
176 #define SCALE_HEIGHT 0x01E0 /* Dword offset 0_78 */
178 #define TEX_8_OFF 0x01E0 /* Dword offset 0_78 */
179 #define TEX_9_OFF 0x01E4 /* Dword offset 0_79 */
180 #define TEX_10_OFF 0x01E8 /* Dword offset 0_7A */
181 #define S_Y_INC 0x01EC /* Dword offset 0_7B */
183 #define SCALE_PITCH 0x01EC /* Dword offset 0_7B */
184 #define SCALE_X_INC 0x01F0 /* Dword offset 0_7C */
186 #define RED_X_INC 0x01F0 /* Dword offset 0_7C */
187 #define GREEN_X_INC 0x01F4 /* Dword offset 0_7D */
189 #define SCALE_Y_INC 0x01F4 /* Dword offset 0_7D */
190 #define SCALE_VACC 0x01F8 /* Dword offset 0_7E */
191 #define SCALE_3D_CNTL 0x01FC /* Dword offset 0_7F */
193 #define HOST_DATA0 0x0200 /* Dword offset 0_80 */
194 #define HOST_DATA1 0x0204 /* Dword offset 0_81 */
195 #define HOST_DATA2 0x0208 /* Dword offset 0_82 */
196 #define HOST_DATA3 0x020C /* Dword offset 0_83 */
197 #define HOST_DATA4 0x0210 /* Dword offset 0_84 */
198 #define HOST_DATA5 0x0214 /* Dword offset 0_85 */
199 #define HOST_DATA6 0x0218 /* Dword offset 0_86 */
200 #define HOST_DATA7 0x021C /* Dword offset 0_87 */
201 #define HOST_DATA8 0x0220 /* Dword offset 0_88 */
202 #define HOST_DATA9 0x0224 /* Dword offset 0_89 */
203 #define HOST_DATAA 0x0228 /* Dword offset 0_8A */
204 #define HOST_DATAB 0x022C /* Dword offset 0_8B */
205 #define HOST_DATAC 0x0230 /* Dword offset 0_8C */
206 #define HOST_DATAD 0x0234 /* Dword offset 0_8D */
207 #define HOST_DATAE 0x0238 /* Dword offset 0_8E */
208 #define HOST_DATAF 0x023C /* Dword offset 0_8F */
209 #define HOST_CNTL 0x0240 /* Dword offset 0_90 */
211 #define BM_HOSTDATA 0x0244 /* Dword offset 0_91 */
212 #define BM_ADDR 0x0248 /* Dword offset 0_92 */
213 #define BM_DATA 0x0248 /* Dword offset 0_92 */
214 #define BM_GUI_TABLE_CMD 0x024C /* Dword offset 0_93 */
216 #define PAT_REG0 0x0280 /* Dword offset 0_A0 */
217 #define PAT_REG1 0x0284 /* Dword offset 0_A1 */
218 #define PAT_CNTL 0x0288 /* Dword offset 0_A2 */
220 #define SC_LEFT 0x02A0 /* Dword offset 0_A8 */
221 #define SC_RIGHT 0x02A4 /* Dword offset 0_A9 */
222 #define SC_LEFT_RIGHT 0x02A8 /* Dword offset 0_AA */
223 #define SC_TOP 0x02AC /* Dword offset 0_AB */
224 #define SC_BOTTOM 0x02B0 /* Dword offset 0_AC */
225 #define SC_TOP_BOTTOM 0x02B4 /* Dword offset 0_AD */
227 #define DP_BKGD_CLR 0x02C0 /* Dword offset 0_B0 */
228 #define DP_FOG_CLR 0x02C4 /* Dword offset 0_B1 */
229 #define DP_FRGD_CLR 0x02C4 /* Dword offset 0_B1 */
230 #define DP_WRITE_MASK 0x02C8 /* Dword offset 0_B2 */
231 #define DP_CHAIN_MASK 0x02CC /* Dword offset 0_B3 */
232 #define DP_PIX_WIDTH 0x02D0 /* Dword offset 0_B4 */
233 #define DP_MIX 0x02D4 /* Dword offset 0_B5 */
234 #define DP_SRC 0x02D8 /* Dword offset 0_B6 */
235 #define DP_FRGD_CLR_MIX 0x02DC /* Dword offset 0_B7 */
236 #define DP_FRGD_BLGD_CLR 0x02E0 /* Dword offset 0_B8 */
238 #define DST_X_Y 0x02E8 /* Dword offset 0_BA */
239 #define DST_WIDTH_HEIGHT 0x02EC /* Dword offset 0_BB */
240 #define USR_DST_PICTH 0x02F0 /* Dword offset 0_BC */
241 #define DP_SET_GUI_ENGINE2 0x02F8 /* Dword offset 0_BE */
242 #define DP_SET_GUI_ENGINE 0x02FC /* Dword offset 0_BF */
244 #define CLR_CMP_CLR 0x0300 /* Dword offset 0_C0 */
245 #define CLR_CMP_MASK 0x0304 /* Dword offset 0_C1 */
246 #define CLR_CMP_CNTL 0x0308 /* Dword offset 0_C2 */
248 #define FIFO_STAT 0x0310 /* Dword offset 0_C4 */
250 #define CONTEXT_MASK 0x0320 /* Dword offset 0_C8 */
251 #define CONTEXT_LOAD_CNTL 0x032C /* Dword offset 0_CB */
253 #define GUI_TRAJ_CNTL 0x0330 /* Dword offset 0_CC */
254 #define GUI_STAT 0x0338 /* Dword offset 0_CE */
256 #define TEX_PALETTE_INDEX 0x0340 /* Dword offset 0_D0 */
257 #define STW_EXP 0x0344 /* Dword offset 0_D1 */
258 #define LOG_MAX_INC 0x0348 /* Dword offset 0_D2 */
259 #define S_X_INC 0x034C /* Dword offset 0_D3 */
260 #define S_Y_INC__ALIAS__ 0x0350 /* Dword offset 0_D4 */
262 #define SCALE_PITCH__ALIAS__ 0x0350 /* Dword offset 0_D4 */
264 #define S_START 0x0354 /* Dword offset 0_D5 */
265 #define W_X_INC 0x0358 /* Dword offset 0_D6 */
266 #define W_Y_INC 0x035C /* Dword offset 0_D7 */
267 #define W_START 0x0360 /* Dword offset 0_D8 */
268 #define T_X_INC 0x0364 /* Dword offset 0_D9 */
269 #define T_Y_INC 0x0368 /* Dword offset 0_DA */
271 #define SECONDARY_SCALE_PITCH 0x0368 /* Dword offset 0_DA */
273 #define T_START 0x036C /* Dword offset 0_DB */
274 #define TEX_SIZE_PITCH 0x0370 /* Dword offset 0_DC */
275 #define TEX_CNTL 0x0374 /* Dword offset 0_DD */
276 #define SECONDARY_TEX_OFFSET 0x0378 /* Dword offset 0_DE */
277 #define TEX_PALETTE 0x037C /* Dword offset 0_DF */
279 #define SCALE_PITCH_BOTH 0x0380 /* Dword offset 0_E0 */
280 #define SECONDARY_SCALE_OFF_ACC 0x0384 /* Dword offset 0_E1 */
281 #define SCALE_OFF_ACC 0x0388 /* Dword offset 0_E2 */
282 #define SCALE_DST_Y_X 0x038C /* Dword offset 0_E3 */
284 #define COMPOSITE_SHADOW_ID 0x0398 /* Dword offset 0_E6 */
286 #define SECONDARY_SCALE_X_INC 0x039C /* Dword offset 0_E7 */
288 #define SPECULAR_RED_X_INC 0x039C /* Dword offset 0_E7 */
289 #define SPECULAR_RED_Y_INC 0x03A0 /* Dword offset 0_E8 */
290 #define SPECULAR_RED_START 0x03A4 /* Dword offset 0_E9 */
292 #define SECONDARY_SCALE_HACC 0x03A4 /* Dword offset 0_E9 */
294 #define SPECULAR_GREEN_X_INC 0x03A8 /* Dword offset 0_EA */
295 #define SPECULAR_GREEN_Y_INC 0x03AC /* Dword offset 0_EB */
296 #define SPECULAR_GREEN_START 0x03B0 /* Dword offset 0_EC */
297 #define SPECULAR_BLUE_X_INC 0x03B4 /* Dword offset 0_ED */
298 #define SPECULAR_BLUE_Y_INC 0x03B8 /* Dword offset 0_EE */
299 #define SPECULAR_BLUE_START 0x03BC /* Dword offset 0_EF */
301 #define SCALE_X_INC__ALIAS__ 0x03C0 /* Dword offset 0_F0 */
303 #define RED_X_INC__ALIAS__ 0x03C0 /* Dword offset 0_F0 */
304 #define RED_Y_INC 0x03C4 /* Dword offset 0_F1 */
305 #define RED_START 0x03C8 /* Dword offset 0_F2 */
307 #define SCALE_HACC 0x03C8 /* Dword offset 0_F2 */
308 #define SCALE_Y_INC__ALIAS__ 0x03CC /* Dword offset 0_F3 */
310 #define GREEN_X_INC__ALIAS__ 0x03CC /* Dword offset 0_F3 */
311 #define GREEN_Y_INC 0x03D0 /* Dword offset 0_F4 */
313 #define SECONDARY_SCALE_Y_INC 0x03D0 /* Dword offset 0_F4 */
314 #define SECONDARY_SCALE_VACC 0x03D4 /* Dword offset 0_F5 */
316 #define GREEN_START 0x03D4 /* Dword offset 0_F5 */
317 #define BLUE_X_INC 0x03D8 /* Dword offset 0_F6 */
318 #define BLUE_Y_INC 0x03DC /* Dword offset 0_F7 */
319 #define BLUE_START 0x03E0 /* Dword offset 0_F8 */
320 #define Z_X_INC 0x03E4 /* Dword offset 0_F9 */
321 #define Z_Y_INC 0x03E8 /* Dword offset 0_FA */
322 #define Z_START 0x03EC /* Dword offset 0_FB */
323 #define ALPHA_X_INC 0x03F0 /* Dword offset 0_FC */
324 #define FOG_X_INC 0x03F0 /* Dword offset 0_FC */
325 #define ALPHA_Y_INC 0x03F4 /* Dword offset 0_FD */
326 #define FOG_Y_INC 0x03F4 /* Dword offset 0_FD */
327 #define ALPHA_START 0x03F8 /* Dword offset 0_FE */
328 #define FOG_START 0x03F8 /* Dword offset 0_FE */
330 #define OVERLAY_Y_X_START 0x0400 /* Dword offset 1_00 */
331 #define OVERLAY_Y_X_END 0x0404 /* Dword offset 1_01 */
332 #define OVERLAY_VIDEO_KEY_CLR 0x0408 /* Dword offset 1_02 */
333 #define OVERLAY_VIDEO_KEY_MSK 0x040C /* Dword offset 1_03 */
334 #define OVERLAY_GRAPHICS_KEY_CLR 0x0410 /* Dword offset 1_04 */
335 #define OVERLAY_GRAPHICS_KEY_MSK 0x0414 /* Dword offset 1_05 */
336 #define OVERLAY_KEY_CNTL 0x0418 /* Dword offset 1_06 */
338 #define OVERLAY_SCALE_INC 0x0420 /* Dword offset 1_08 */
339 #define OVERLAY_SCALE_CNTL 0x0424 /* Dword offset 1_09 */
340 #define SCALER_HEIGHT_WIDTH 0x0428 /* Dword offset 1_0A */
341 #define SCALER_TEST 0x042C /* Dword offset 1_0B */
342 #define SCALER_BUF0_OFFSET 0x0434 /* Dword offset 1_0D */
343 #define SCALER_BUF1_OFFSET 0x0438 /* Dword offset 1_0E */
344 #define SCALE_BUF_PITCH 0x043C /* Dword offset 1_0F */
346 #define CAPTURE_START_END 0x0440 /* Dword offset 1_10 */
347 #define CAPTURE_X_WIDTH 0x0444 /* Dword offset 1_11 */
348 #define VIDEO_FORMAT 0x0448 /* Dword offset 1_12 */
349 #define VBI_START_END 0x044C /* Dword offset 1_13 */
350 #define CAPTURE_CONFIG 0x0450 /* Dword offset 1_14 */
351 #define TRIG_CNTL 0x0454 /* Dword offset 1_15 */
353 #define OVERLAY_EXCLUSIVE_HORZ 0x0458 /* Dword offset 1_16 */
354 #define OVERLAY_EXCLUSIVE_VERT 0x045C /* Dword offset 1_17 */
356 #define VAL_WIDTH 0x0460 /* Dword offset 1_18 */
357 #define CAPTURE_DEBUG 0x0464 /* Dword offset 1_19 */
358 #define VIDEO_SYNC_TEST 0x0468 /* Dword offset 1_1A */
360 #define SNAPSHOT_VH_COUNTS 0x0470 /* Dword offset 1_1C */
361 #define SNAPSHOT_F_COUNT 0x0474 /* Dword offset 1_1D */
362 #define N_VIF_COUNT 0x0478 /* Dword offset 1_1E */
363 #define SNAPSHOT_VIF_COUNT 0x047C /* Dword offset 1_1F */
365 #define CAPTURE_BUF0_OFFSET 0x0480 /* Dword offset 1_20 */
366 #define CAPTURE_BUF1_OFFSET 0x0484 /* Dword offset 1_21 */
367 #define CAPTURE_BUF_PITCH 0x0488 /* Dword offset 1_22 */
369 #define MPP_CONFIG 0x04C0 /* Dword offset 1_30 */
370 #define MPP_STROBE_SEQ 0x04C4 /* Dword offset 1_31 */
371 #define MPP_ADDR 0x04C8 /* Dword offset 1_32 */
372 #define MPP_DATA 0x04CC /* Dword offset 1_33 */
373 #define TVO_CNTL 0x0500 /* Dword offset 1_40 */
375 #define CRT_HORZ_VERT_LOAD 0x0544 /* Dword offset 1_51 */
377 #define AGP_BASE 0x0548 /* Dword offset 1_52 */
378 #define AGP_CNTL 0x054C /* Dword offset 1_53 */
380 #define SCALER_COLOUR_CNTL 0x0550 /* Dword offset 1_54 */
381 #define SCALER_H_COEFF0 0x0554 /* Dword offset 1_55 */
382 #define SCALER_H_COEFF1 0x0558 /* Dword offset 1_56 */
383 #define SCALER_H_COEFF2 0x055C /* Dword offset 1_57 */
384 #define SCALER_H_COEFF3 0x0560 /* Dword offset 1_58 */
385 #define SCALER_H_COEFF4 0x0564 /* Dword offset 1_59 */
387 #define GUI_CNTL 0x0578 /* Dword offset 1_5E */
389 #define BM_FRAME_BUF_OFFSET 0x0580 /* Dword offset 1_60 */
390 #define BM_SYSTEM_MEM_ADDR 0x0584 /* Dword offset 1_61 */
391 #define BM_COMMAND 0x0588 /* Dword offset 1_62 */
392 #define BM_STATUS 0x058C /* Dword offset 1_63 */
393 #define BM_GUI_TABLE 0x05B8 /* Dword offset 1_6E */
394 #define BM_SYSTEM_TABLE 0x05BC /* Dword offset 1_6F */
396 #define SCALER_BUF0_OFFSET_U 0x05D4 /* Dword offset 1_75 */
397 #define SCALER_BUF0_OFFSET_V 0x05D8 /* Dword offset 1_76 */
398 #define SCALER_BUF1_OFFSET_U 0x05DC /* Dword offset 1_77 */
399 #define SCALER_BUF1_OFFSET_V 0x05E0 /* Dword offset 1_78 */
401 #define VERTEX_1_S 0x0640 /* Dword offset 1_90 */
402 #define VERTEX_1_T 0x0644 /* Dword offset 1_91 */
403 #define VERTEX_1_W 0x0648 /* Dword offset 1_92 */
404 #define VERTEX_1_SPEC_ARGB 0x064C /* Dword offset 1_93 */
405 #define VERTEX_1_Z 0x0650 /* Dword offset 1_94 */
406 #define VERTEX_1_ARGB 0x0654 /* Dword offset 1_95 */
407 #define VERTEX_1_X_Y 0x0658 /* Dword offset 1_96 */
408 #define ONE_OVER_AREA 0x065C /* Dword offset 1_97 */
409 #define VERTEX_2_S 0x0660 /* Dword offset 1_98 */
410 #define VERTEX_2_T 0x0664 /* Dword offset 1_99 */
411 #define VERTEX_2_W 0x0668 /* Dword offset 1_9A */
412 #define VERTEX_2_SPEC_ARGB 0x066C /* Dword offset 1_9B */
413 #define VERTEX_2_Z 0x0670 /* Dword offset 1_9C */
414 #define VERTEX_2_ARGB 0x0674 /* Dword offset 1_9D */
415 #define VERTEX_2_X_Y 0x0678 /* Dword offset 1_9E */
416 #define ONE_OVER_AREA 0x065C /* Dword offset 1_9F */
417 #define VERTEX_3_S 0x0680 /* Dword offset 1_A0 */
418 #define VERTEX_3_T 0x0684 /* Dword offset 1_A1 */
419 #define VERTEX_3_W 0x0688 /* Dword offset 1_A2 */
420 #define VERTEX_3_SPEC_ARGB 0x068C /* Dword offset 1_A3 */
421 #define VERTEX_3_Z 0x0690 /* Dword offset 1_A4 */
422 #define VERTEX_3_ARGB 0x0694 /* Dword offset 1_A5 */
423 #define VERTEX_3_X_Y 0x0698 /* Dword offset 1_A6 */
424 #define ONE_OVER_AREA 0x065C /* Dword offset 1_A7 */
425 #define VERTEX_1_S 0x0640 /* Dword offset 1_AB */
426 #define VERTEX_1_T 0x0644 /* Dword offset 1_AC */
427 #define VERTEX_1_W 0x0648 /* Dword offset 1_AD */
428 #define VERTEX_2_S 0x0660 /* Dword offset 1_AE */
429 #define VERTEX_2_T 0x0664 /* Dword offset 1_AF */
430 #define VERTEX_2_W 0x0668 /* Dword offset 1_B0 */
431 #define VERTEX_3_SECONDARY_S 0x06C0 /* Dword offset 1_B0 */
432 #define VERTEX_3_S 0x0680 /* Dword offset 1_B1 */
433 #define VERTEX_3_SECONDARY_T 0x06C4 /* Dword offset 1_B1 */
434 #define VERTEX_3_T 0x0684 /* Dword offset 1_B2 */
435 #define VERTEX_3_SECONDARY_W 0x06C8 /* Dword offset 1_B2 */
436 #define VERTEX_3_W 0x0688 /* Dword offset 1_B3 */
437 #define VERTEX_1_SPEC_ARGB 0x064C /* Dword offset 1_B4 */
438 #define VERTEX_2_SPEC_ARGB 0x066C /* Dword offset 1_B5 */
439 #define VERTEX_3_SPEC_ARGB 0x068C /* Dword offset 1_B6 */
440 #define VERTEX_1_Z 0x0650 /* Dword offset 1_B7 */
441 #define VERTEX_2_Z 0x0670 /* Dword offset 1_B8 */
442 #define VERTEX_3_Z 0x0690 /* Dword offset 1_B9 */
443 #define VERTEX_1_ARGB 0x0654 /* Dword offset 1_BA */
444 #define VERTEX_2_ARGB 0x0674 /* Dword offset 1_BB */
445 #define VERTEX_3_ARGB 0x0694 /* Dword offset 1_BC */
446 #define VERTEX_1_X_Y 0x0658 /* Dword offset 1_BD */
447 #define VERTEX_2_X_Y 0x0678 /* Dword offset 1_BE */
448 #define VERTEX_3_X_Y 0x0698 /* Dword offset 1_BF */
449 #define ONE_OVER_AREA_UC 0x0700 /* Dword offset 1_C0 */
450 #define SETUP_CNTL 0x0704 /* Dword offset 1_C1 */
451 #define VERTEX_1_SECONDARY_S 0x0728 /* Dword offset 1_CA */
452 #define VERTEX_1_SECONDARY_T 0x072C /* Dword offset 1_CB */
453 #define VERTEX_1_SECONDARY_W 0x0730 /* Dword offset 1_CC */
454 #define VERTEX_2_SECONDARY_S 0x0734 /* Dword offset 1_CD */
455 #define VERTEX_2_SECONDARY_T 0x0738 /* Dword offset 1_CE */
456 #define VERTEX_2_SECONDARY_W 0x073C /* Dword offset 1_CF */
459 /* CRTC control values (mostly CRTC_GEN_CNTL) */
461 #define CRTC_H_SYNC_NEG 0x00200000
462 #define CRTC_V_SYNC_NEG 0x00200000
464 #define CRTC_DBL_SCAN_EN 0x00000001
465 #define CRTC_INTERLACE_EN 0x00000002
466 #define CRTC_HSYNC_DIS 0x00000004
467 #define CRTC_VSYNC_DIS 0x00000008
468 #define CRTC_CSYNC_EN 0x00000010
469 #define CRTC_PIX_BY_2_EN 0x00000020 /* unused on RAGE */
470 #define CRTC_DISPLAY_DIS 0x00000040
471 #define CRTC_VGA_XOVERSCAN 0x00000040
473 #define CRTC_PIX_WIDTH_MASK 0x00000700
474 #define CRTC_PIX_WIDTH_4BPP 0x00000100
475 #define CRTC_PIX_WIDTH_8BPP 0x00000200
476 #define CRTC_PIX_WIDTH_15BPP 0x00000300
477 #define CRTC_PIX_WIDTH_16BPP 0x00000400
478 #define CRTC_PIX_WIDTH_24BPP 0x00000500
479 #define CRTC_PIX_WIDTH_32BPP 0x00000600
481 #define CRTC_BYTE_PIX_ORDER 0x00000800
482 #define CRTC_PIX_ORDER_MSN_LSN 0x00000000
483 #define CRTC_PIX_ORDER_LSN_MSN 0x00000800
485 #define CRTC_FIFO_LWM 0x000f0000
487 #define VGA_128KAP_PAGING 0x00100000
488 #define VFC_SYNC_TRISTATE 0x00200000
489 #define CRTC_LOCK_REGS 0x00400000
490 #define CRTC_SYNC_TRISTATE 0x00800000
492 #define CRTC_EXT_DISP_EN 0x01000000
493 #define CRTC_ENABLE 0x02000000
494 #define CRTC_DISP_REQ_ENB 0x04000000
495 #define VGA_ATI_LINEAR 0x08000000
496 #define CRTC_VSYNC_FALL_EDGE 0x10000000
497 #define VGA_TEXT_132 0x20000000
498 #define VGA_XCRT_CNT_EN 0x40000000
499 #define VGA_CUR_B_TEST 0x80000000
501 #define CRTC_CRNT_VLINE 0x07f00000
502 #define CRTC_VBLANK 0x00000001
505 /* DAC control values */
507 #define DAC_EXT_SEL_RS2 0x01
508 #define DAC_EXT_SEL_RS3 0x02
509 #define DAC_8BIT_EN 0x00000100
510 #define DAC_PIX_DLY_MASK 0x00000600
511 #define DAC_PIX_DLY_0NS 0x00000000
512 #define DAC_PIX_DLY_2NS 0x00000200
513 #define DAC_PIX_DLY_4NS 0x00000400
514 #define DAC_BLANK_ADJ_MASK 0x00001800
515 #define DAC_BLANK_ADJ_0 0x00000000
516 #define DAC_BLANK_ADJ_1 0x00000800
517 #define DAC_BLANK_ADJ_2 0x00001000
520 /* Mix control values */
522 #define MIX_NOT_DST 0x0000
523 #define MIX_0 0x0001
524 #define MIX_1 0x0002
525 #define MIX_DST 0x0003
526 #define MIX_NOT_SRC 0x0004
527 #define MIX_XOR 0x0005
528 #define MIX_XNOR 0x0006
529 #define MIX_SRC 0x0007
530 #define MIX_NAND 0x0008
531 #define MIX_NOT_SRC_OR_DST 0x0009
532 #define MIX_SRC_OR_NOT_DST 0x000a
533 #define MIX_OR 0x000b
534 #define MIX_AND 0x000c
535 #define MIX_SRC_AND_NOT_DST 0x000d
536 #define MIX_NOT_SRC_AND_DST 0x000e
537 #define MIX_NOR 0x000f
539 /* Maximum engine dimensions */
540 #define ENGINE_MIN_X 0
541 #define ENGINE_MIN_Y 0
542 #define ENGINE_MAX_X 4095
543 #define ENGINE_MAX_Y 16383
545 /* Mach64 engine bit constants - these are typically ORed together */
547 /* BUS_CNTL register constants */
548 #define BUS_FIFO_ERR_ACK 0x00200000
549 #define BUS_HOST_ERR_ACK 0x00800000
551 /* GEN_TEST_CNTL register constants */
552 #define GEN_OVR_OUTPUT_EN 0x20
553 #define HWCURSOR_ENABLE 0x80
554 #define GUI_ENGINE_ENABLE 0x100
555 #define BLOCK_WRITE_ENABLE 0x200
557 /* DSP_CONFIG register constants */
558 #define DSP_XCLKS_PER_QW 0x00003fff
559 #define DSP_LOOP_LATENCY 0x000f0000
560 #define DSP_PRECISION 0x00700000
562 /* DSP_ON_OFF register constants */
563 #define DSP_OFF 0x000007ff
564 #define DSP_ON 0x07ff0000
566 /* CLOCK_CNTL register constants */
567 #define CLOCK_SEL 0x0f
568 #define CLOCK_DIV 0x30
569 #define CLOCK_DIV1 0x00
570 #define CLOCK_DIV2 0x10
571 #define CLOCK_DIV4 0x20
572 #define CLOCK_STROBE 0x40
573 #define PLL_WR_EN 0x02
575 /* PLL registers */
576 #define MPLL_CNTL 0x00
577 #define VPLL_CNTL 0x01
578 #define PLL_REF_DIV 0x02
579 #define PLL_GEN_CNTL 0x03
580 #define MCLK_FB_DIV 0x04
581 #define PLL_VCLK_CNTL 0x05
582 #define VCLK_POST_DIV 0x06
583 #define VCLK0_FB_DIV 0x07
584 #define VCLK1_FB_DIV 0x08
585 #define VCLK2_FB_DIV 0x09
586 #define VCLK3_FB_DIV 0x0A
587 #define PLL_EXT_CNTL 0x0B
588 #define DLL_CNTL 0x0C
589 #define VFC_CNTL 0x0D
590 #define PLL_TEST_CTRL 0x0E
591 #define PLL_TEST_COUNT 0x0F
593 /* Fields in PLL registers */
594 #define PLL_PC_GAIN 0x07
595 #define PLL_VC_GAIN 0x18
596 #define PLL_DUTY_CYC 0xE0
597 #define PLL_OVERRIDE 0x01
598 #define PLL_MCLK_RST 0x02
599 #define OSC_EN 0x04
600 #define EXT_CLK_EN 0x08
601 #define MCLK_SRC_SEL 0x70
602 #define EXT_CLK_CNTL 0x80
603 #define VCLK_SRC_SEL 0x03
604 #define PLL_VCLK_RST 0x04
605 #define VCLK_INVERT 0x08
606 #define VCLK0_POST 0x03
607 #define VCLK1_POST 0x0C
608 #define VCLK2_POST 0x30
609 #define VCLK3_POST 0xC0
611 /* CONFIG_CNTL register constants */
612 #define APERTURE_4M_ENABLE 1
613 #define APERTURE_8M_ENABLE 2
614 #define VGA_APERTURE_ENABLE 4
616 /* CONFIG_STAT0 register constants (GX, CX) */
617 #define CFG_BUS_TYPE 0x00000007
618 #define CFG_MEM_TYPE 0x00000038
619 #define CFG_INIT_DAC_TYPE 0x00000e00
621 /* CONFIG_STAT0 register constants (CT, ET, VT) */
622 #define CFG_MEM_TYPE_xT 0x00000007
624 #define ISA 0
625 #define EISA 1
626 #define LOCAL_BUS 6
627 #define PCI 7
629 /* Memory types for GX, CX */
630 #define DRAMx4 0
631 #define VRAMx16 1
632 #define VRAMx16ssr 2
633 #define DRAMx16 3
634 #define GraphicsDRAMx16 4
635 #define EnhancedVRAMx16 5
636 #define EnhancedVRAMx16ssr 6
638 /* Memory types for CT, ET, VT, GT */
639 #define DRAM 1
640 #define EDO 2
641 #define PSEUDO_EDO 3
642 #define SDRAM 4
643 #define SGRAM 5
644 #define WRAM 6
646 #define DAC_INTERNAL 0x00
647 #define DAC_IBMRGB514 0x01
648 #define DAC_ATI68875 0x02
649 #define DAC_TVP3026_A 0x72
650 #define DAC_BT476 0x03
651 #define DAC_BT481 0x04
652 #define DAC_ATT20C491 0x14
653 #define DAC_SC15026 0x24
654 #define DAC_MU9C1880 0x34
655 #define DAC_IMSG174 0x44
656 #define DAC_ATI68860_B 0x05
657 #define DAC_ATI68860_C 0x15
658 #define DAC_TVP3026_B 0x75
659 #define DAC_STG1700 0x06
660 #define DAC_ATT498 0x16
661 #define DAC_STG1702 0x07
662 #define DAC_SC15021 0x17
663 #define DAC_ATT21C498 0x27
664 #define DAC_STG1703 0x37
665 #define DAC_CH8398 0x47
666 #define DAC_ATT20C408 0x57
668 #define CLK_ATI18818_0 0
669 #define CLK_ATI18818_1 1
670 #define CLK_STG1703 2
671 #define CLK_CH8398 3
672 #define CLK_INTERNAL 4
673 #define CLK_ATT20C408 5
674 #define CLK_IBMRGB514 6
676 /* MEM_CNTL register constants */
677 #define MEM_SIZE_ALIAS 0x00000007
678 #define MEM_SIZE_512K 0x00000000
679 #define MEM_SIZE_1M 0x00000001
680 #define MEM_SIZE_2M 0x00000002
681 #define MEM_SIZE_4M 0x00000003
682 #define MEM_SIZE_6M 0x00000004
683 #define MEM_SIZE_8M 0x00000005
684 #define MEM_SIZE_ALIAS_GTB 0x0000000F
685 #define MEM_SIZE_2M_GTB 0x00000003
686 #define MEM_SIZE_4M_GTB 0x00000007
687 #define MEM_SIZE_6M_GTB 0x00000009
688 #define MEM_SIZE_8M_GTB 0x0000000B
689 #define MEM_BNDRY 0x00030000
690 #define MEM_BNDRY_0K 0x00000000
691 #define MEM_BNDRY_256K 0x00010000
692 #define MEM_BNDRY_512K 0x00020000
693 #define MEM_BNDRY_1M 0x00030000
694 #define MEM_BNDRY_EN 0x00040000
696 /* ATI PCI constants */
697 #define PCI_ATI_VENDOR_ID 0x1002
700 /* CONFIG_CHIP_ID register constants */
701 #define CFG_CHIP_TYPE 0x0000FFFF
702 #define CFG_CHIP_CLASS 0x00FF0000
703 #define CFG_CHIP_REV 0xFF000000
704 #define CFG_CHIP_MAJOR 0x07000000
705 #define CFG_CHIP_FND_ID 0x38000000
706 #define CFG_CHIP_MINOR 0xC0000000
709 /* Chip IDs read from CONFIG_CHIP_ID */
711 /* mach64GX family */
712 #define GX_CHIP_ID 0xD7 /* mach64GX (ATI888GX00) */
713 #define CX_CHIP_ID 0x57 /* mach64CX (ATI888CX00) */
715 #define GX_PCI_ID 0x4758 /* mach64GX (ATI888GX00) */
716 #define CX_PCI_ID 0x4358 /* mach64CX (ATI888CX00) */
718 /* mach64CT family */
719 #define CT_CHIP_ID 0x4354 /* mach64CT (ATI264CT) */
720 #define ET_CHIP_ID 0x4554 /* mach64ET (ATI264ET) */
722 /* mach64CT family / mach64VT class */
723 #define VT_CHIP_ID 0x5654 /* mach64VT (ATI264VT) */
724 #define VU_CHIP_ID 0x5655 /* mach64VTB (ATI264VTB) */
725 #define VV_CHIP_ID 0x5656 /* mach64VT4 (ATI264VT4) */
727 /* mach64CT family / mach64GT (3D RAGE) class */
728 #define LB_CHIP_ID 0x4c42 /* RAGE LT PRO, AGP */
729 #define LD_CHIP_ID 0x4c44 /* RAGE LT PRO */
730 #define LG_CHIP_ID 0x4c47 /* RAGE LT PRO */
731 #define LI_CHIP_ID 0x4c49 /* RAGE LT PRO */
732 #define LP_CHIP_ID 0x4c50 /* RAGE LT PRO */
733 #define LT_CHIP_ID 0x4c54 /* RAGE LT */
734 #define GT_CHIP_ID 0x4754 /* RAGE (GT) */
735 #define GU_CHIP_ID 0x4755 /* RAGE II/II+ (GTB) */
736 #define GV_CHIP_ID 0x4756 /* RAGE IIC, PCI */
737 #define GW_CHIP_ID 0x4757 /* RAGE IIC, AGP */
738 #define GZ_CHIP_ID 0x475a /* RAGE IIC, AGP */
739 #define GB_CHIP_ID 0x4742 /* RAGE PRO, BGA, AGP 1x and 2x */
740 #define GD_CHIP_ID 0x4744 /* RAGE PRO, BGA, AGP 1x only */
741 #define GI_CHIP_ID 0x4749 /* RAGE PRO, BGA, PCI33 only */
742 #define GP_CHIP_ID 0x4750 /* RAGE PRO, PQFP, PCI33, full 3D */
743 #define GQ_CHIP_ID 0x4751 /* RAGE PRO, PQFP, PCI33, limited 3D */
746 /* Mach64 major ASIC revisions */
747 #define MACH64_ASIC_NEC_VT_A3 0x08
748 #define MACH64_ASIC_NEC_VT_A4 0x48
749 #define MACH64_ASIC_SGS_VT_A4 0x40
750 #define MACH64_ASIC_SGS_VT_B1S1 0x01
751 #define MACH64_ASIC_SGS_GT_B1S1 0x01
752 #define MACH64_ASIC_SGS_GT_B1S2 0x41
753 #define MACH64_ASIC_UMC_GT_B2U1 0x1a
754 #define MACH64_ASIC_UMC_GT_B2U2 0x5a
755 #define MACH64_ASIC_UMC_VT_B2U3 0x9a
756 #define MACH64_ASIC_UMC_GT_B2U3 0x9a
757 #define MACH64_ASIC_UMC_R3B_D_P_A1 0x1b
758 #define MACH64_ASIC_UMC_R3B_D_P_A2 0x5b
759 #define MACH64_ASIC_UMC_R3B_D_P_A3 0x1c
760 #define MACH64_ASIC_UMC_R3B_D_P_A4 0x5c
762 /* Mach64 foundries */
763 #define MACH64_FND_SGS 0
764 #define MACH64_FND_NEC 1
765 #define MACH64_FND_UMC 3
767 /* Mach64 chip types */
768 #define MACH64_UNKNOWN 0
769 #define MACH64_GX 1
770 #define MACH64_CX 2
771 #define MACH64_CT 3
772 #define MACH64_ET 4
773 #define MACH64_VT 5
774 #define MACH64_GT 6
776 /* DST_CNTL register constants */
777 #define DST_X_RIGHT_TO_LEFT 0
778 #define DST_X_LEFT_TO_RIGHT 1
779 #define DST_Y_BOTTOM_TO_TOP 0
780 #define DST_Y_TOP_TO_BOTTOM 2
781 #define DST_X_MAJOR 0
782 #define DST_Y_MAJOR 4
783 #define DST_X_TILE 8
784 #define DST_Y_TILE 0x10
785 #define DST_LAST_PEL 0x20
786 #define DST_POLYGON_ENABLE 0x40
787 #define DST_24_ROTATION_ENABLE 0x80
789 /* SRC_CNTL register constants */
790 #define SRC_PATTERN_ENABLE 1
791 #define SRC_ROTATION_ENABLE 2
792 #define SRC_LINEAR_ENABLE 4
793 #define SRC_BYTE_ALIGN 8
794 #define SRC_LINE_X_RIGHT_TO_LEFT 0
795 #define SRC_LINE_X_LEFT_TO_RIGHT 0x10
797 /* HOST_CNTL register constants */
798 #define HOST_BYTE_ALIGN 1
800 /* GUI_TRAJ_CNTL register constants */
801 #define PAT_MONO_8x8_ENABLE 0x01000000
802 #define PAT_CLR_4x2_ENABLE 0x02000000
803 #define PAT_CLR_8x1_ENABLE 0x04000000
805 /* DP_CHAIN_MASK register constants */
806 #define DP_CHAIN_4BPP 0x8888
807 #define DP_CHAIN_7BPP 0xD2D2
808 #define DP_CHAIN_8BPP 0x8080
809 #define DP_CHAIN_8BPP_RGB 0x9292
810 #define DP_CHAIN_15BPP 0x4210
811 #define DP_CHAIN_16BPP 0x8410
812 #define DP_CHAIN_24BPP 0x8080
813 #define DP_CHAIN_32BPP 0x8080
815 /* DP_PIX_WIDTH register constants */
816 #define DST_1BPP 0
817 #define DST_4BPP 1
818 #define DST_8BPP 2
819 #define DST_15BPP 3
820 #define DST_16BPP 4
821 #define DST_32BPP 6
822 #define SRC_1BPP 0
823 #define SRC_4BPP 0x100
824 #define SRC_8BPP 0x200
825 #define SRC_15BPP 0x300
826 #define SRC_16BPP 0x400
827 #define SRC_32BPP 0x600
828 #define HOST_1BPP 0
829 #define HOST_4BPP 0x10000
830 #define HOST_8BPP 0x20000
831 #define HOST_15BPP 0x30000
832 #define HOST_16BPP 0x40000
833 #define HOST_32BPP 0x60000
834 #define BYTE_ORDER_MSB_TO_LSB 0
835 #define BYTE_ORDER_LSB_TO_MSB 0x1000000
837 /* DP_MIX register constants */
838 #define BKGD_MIX_NOT_D 0
839 #define BKGD_MIX_ZERO 1
840 #define BKGD_MIX_ONE 2
841 #define BKGD_MIX_D 3
842 #define BKGD_MIX_NOT_S 4
843 #define BKGD_MIX_D_XOR_S 5
844 #define BKGD_MIX_NOT_D_XOR_S 6
845 #define BKGD_MIX_S 7
846 #define BKGD_MIX_NOT_D_OR_NOT_S 8
847 #define BKGD_MIX_D_OR_NOT_S 9
848 #define BKGD_MIX_NOT_D_OR_S 10
849 #define BKGD_MIX_D_OR_S 11
850 #define BKGD_MIX_D_AND_S 12
851 #define BKGD_MIX_NOT_D_AND_S 13
852 #define BKGD_MIX_D_AND_NOT_S 14
853 #define BKGD_MIX_NOT_D_AND_NOT_S 15
854 #define BKGD_MIX_D_PLUS_S_DIV2 0x17
855 #define FRGD_MIX_NOT_D 0
856 #define FRGD_MIX_ZERO 0x10000
857 #define FRGD_MIX_ONE 0x20000
858 #define FRGD_MIX_D 0x30000
859 #define FRGD_MIX_NOT_S 0x40000
860 #define FRGD_MIX_D_XOR_S 0x50000
861 #define FRGD_MIX_NOT_D_XOR_S 0x60000
862 #define FRGD_MIX_S 0x70000
863 #define FRGD_MIX_NOT_D_OR_NOT_S 0x80000
864 #define FRGD_MIX_D_OR_NOT_S 0x90000
865 #define FRGD_MIX_NOT_D_OR_S 0xa0000
866 #define FRGD_MIX_D_OR_S 0xb0000
867 #define FRGD_MIX_D_AND_S 0xc0000
868 #define FRGD_MIX_NOT_D_AND_S 0xd0000
869 #define FRGD_MIX_D_AND_NOT_S 0xe0000
870 #define FRGD_MIX_NOT_D_AND_NOT_S 0xf0000
871 #define FRGD_MIX_D_PLUS_S_DIV2 0x170000
873 /* DP_SRC register constants */
874 #define BKGD_SRC_BKGD_CLR 0
875 #define BKGD_SRC_FRGD_CLR 1
876 #define BKGD_SRC_HOST 2
877 #define BKGD_SRC_BLIT 3
878 #define BKGD_SRC_PATTERN 4
879 #define FRGD_SRC_BKGD_CLR 0
880 #define FRGD_SRC_FRGD_CLR 0x100
881 #define FRGD_SRC_HOST 0x200
882 #define FRGD_SRC_BLIT 0x300
883 #define FRGD_SRC_PATTERN 0x400
884 #define MONO_SRC_ONE 0
885 #define MONO_SRC_PATTERN 0x10000
886 #define MONO_SRC_HOST 0x20000
887 #define MONO_SRC_BLIT 0x30000
889 /* CLR_CMP_CNTL register constants */
890 #define COMPARE_FALSE 0
891 #define COMPARE_TRUE 1
892 #define COMPARE_NOT_EQUAL 4
893 #define COMPARE_EQUAL 5
894 #define COMPARE_DESTINATION 0
895 #define COMPARE_SOURCE 0x1000000
897 /* FIFO_STAT register constants */
898 #define FIFO_ERR 0x80000000
900 /* CONTEXT_LOAD_CNTL constants */
901 #define CONTEXT_NO_LOAD 0
902 #define CONTEXT_LOAD 0x10000
903 #define CONTEXT_LOAD_AND_DO_FILL 0x20000
904 #define CONTEXT_LOAD_AND_DO_LINE 0x30000
905 #define CONTEXT_EXECUTE 0
906 #define CONTEXT_CMD_DISABLE 0x80000000
908 /* GUI_STAT register constants */
909 #define ENGINE_IDLE 0
910 #define ENGINE_BUSY 1
911 #define SCISSOR_LEFT_FLAG 0x10
912 #define SCISSOR_RIGHT_FLAG 0x20
913 #define SCISSOR_TOP_FLAG 0x40
914 #define SCISSOR_BOTTOM_FLAG 0x80
916 /* ATI VGA Extended Regsiters */
917 #define sioATIEXT 0x1ce
918 #define bioATIEXT 0x3ce
920 #define ATI2E 0xae
921 #define ATI32 0xb2
922 #define ATI36 0xb6
924 /* VGA Graphics Controller Registers */
925 #define VGAGRA 0x3ce
926 #define GRA06 0x06
928 /* VGA Seququencer Registers */
929 #define VGASEQ 0x3c4
930 #define SEQ02 0x02
931 #define SEQ04 0x04
933 #define MACH64_MAX_X ENGINE_MAX_X
934 #define MACH64_MAX_Y ENGINE_MAX_Y
936 #define INC_X 0x0020
937 #define INC_Y 0x0080
939 #define RGB16_555 0x0000
940 #define RGB16_565 0x0040
941 #define RGB16_655 0x0080
942 #define RGB16_664 0x00c0
944 #define POLY_TEXT_TYPE 0x0001
945 #define IMAGE_TEXT_TYPE 0x0002
946 #define TEXT_TYPE_8_BIT 0x0004
947 #define TEXT_TYPE_16_BIT 0x0008
948 #define POLY_TEXT_TYPE_8 (POLY_TEXT_TYPE | TEXT_TYPE_8_BIT)
949 #define IMAGE_TEXT_TYPE_8 (IMAGE_TEXT_TYPE | TEXT_TYPE_8_BIT)
950 #define POLY_TEXT_TYPE_16 (POLY_TEXT_TYPE | TEXT_TYPE_16_BIT)
951 #define IMAGE_TEXT_TYPE_16 (IMAGE_TEXT_TYPE | TEXT_TYPE_16_BIT)
953 #define MACH64_NUM_CLOCKS 16
954 #define MACH64_NUM_FREQS 50
956 /* Power Management register constants (LTG and LT Pro) */
957 #define PWR_MGT_ON 0x00000001
958 #define PWR_MGT_MODE_MASK 0x00000006
959 #define AUTO_PWR_UP 0x00000008
960 #define SELF_REFRESH 0x00000080
961 #define PWR_BLON 0x02000000
962 #define STANDBY_NOW 0x10000000
963 #define SUSPEND_NOW 0x20000000
964 #define PWR_MGT_STATUS_MASK 0xC0000000
965 #define PWR_MGT_STATUS_SUSPEND 0x80000000
967 #endif /* REGMACH64_H */