"[PATCH] Fix leaks on /proc/{*/sched,sched_debug,timer_list,timer_stats}" and
[mmotm.git] / arch / arm / mach-davinci / dm644x.c
blob84d3d26831c777e54b5dc9db4ecea34bce22187c
1 /*
2 * TI DaVinci DM644x chip specific setup
4 * Author: Kevin Hilman, Deep Root Systems, LLC
6 * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
11 #include <linux/init.h>
12 #include <linux/clk.h>
13 #include <linux/serial_8250.h>
14 #include <linux/platform_device.h>
15 #include <linux/gpio.h>
17 #include <asm/mach/map.h>
19 #include <mach/dm644x.h>
20 #include <mach/cputype.h>
21 #include <mach/edma.h>
22 #include <mach/irqs.h>
23 #include <mach/psc.h>
24 #include <mach/mux.h>
25 #include <mach/time.h>
26 #include <mach/serial.h>
27 #include <mach/common.h>
28 #include <mach/asp.h>
30 #include "clock.h"
31 #include "mux.h"
34 * Device specific clocks
36 #define DM644X_REF_FREQ 27000000
38 static struct pll_data pll1_data = {
39 .num = 1,
40 .phys_base = DAVINCI_PLL1_BASE,
43 static struct pll_data pll2_data = {
44 .num = 2,
45 .phys_base = DAVINCI_PLL2_BASE,
48 static struct clk ref_clk = {
49 .name = "ref_clk",
50 .rate = DM644X_REF_FREQ,
53 static struct clk pll1_clk = {
54 .name = "pll1",
55 .parent = &ref_clk,
56 .pll_data = &pll1_data,
57 .flags = CLK_PLL,
60 static struct clk pll1_sysclk1 = {
61 .name = "pll1_sysclk1",
62 .parent = &pll1_clk,
63 .flags = CLK_PLL,
64 .div_reg = PLLDIV1,
67 static struct clk pll1_sysclk2 = {
68 .name = "pll1_sysclk2",
69 .parent = &pll1_clk,
70 .flags = CLK_PLL,
71 .div_reg = PLLDIV2,
74 static struct clk pll1_sysclk3 = {
75 .name = "pll1_sysclk3",
76 .parent = &pll1_clk,
77 .flags = CLK_PLL,
78 .div_reg = PLLDIV3,
81 static struct clk pll1_sysclk5 = {
82 .name = "pll1_sysclk5",
83 .parent = &pll1_clk,
84 .flags = CLK_PLL,
85 .div_reg = PLLDIV5,
88 static struct clk pll1_aux_clk = {
89 .name = "pll1_aux_clk",
90 .parent = &pll1_clk,
91 .flags = CLK_PLL | PRE_PLL,
94 static struct clk pll1_sysclkbp = {
95 .name = "pll1_sysclkbp",
96 .parent = &pll1_clk,
97 .flags = CLK_PLL | PRE_PLL,
98 .div_reg = BPDIV
101 static struct clk pll2_clk = {
102 .name = "pll2",
103 .parent = &ref_clk,
104 .pll_data = &pll2_data,
105 .flags = CLK_PLL,
108 static struct clk pll2_sysclk1 = {
109 .name = "pll2_sysclk1",
110 .parent = &pll2_clk,
111 .flags = CLK_PLL,
112 .div_reg = PLLDIV1,
115 static struct clk pll2_sysclk2 = {
116 .name = "pll2_sysclk2",
117 .parent = &pll2_clk,
118 .flags = CLK_PLL,
119 .div_reg = PLLDIV2,
122 static struct clk pll2_sysclkbp = {
123 .name = "pll2_sysclkbp",
124 .parent = &pll2_clk,
125 .flags = CLK_PLL | PRE_PLL,
126 .div_reg = BPDIV
129 static struct clk dsp_clk = {
130 .name = "dsp",
131 .parent = &pll1_sysclk1,
132 .lpsc = DAVINCI_LPSC_GEM,
133 .flags = PSC_DSP,
134 .usecount = 1, /* REVISIT how to disable? */
137 static struct clk arm_clk = {
138 .name = "arm",
139 .parent = &pll1_sysclk2,
140 .lpsc = DAVINCI_LPSC_ARM,
141 .flags = ALWAYS_ENABLED,
144 static struct clk vicp_clk = {
145 .name = "vicp",
146 .parent = &pll1_sysclk2,
147 .lpsc = DAVINCI_LPSC_IMCOP,
148 .flags = PSC_DSP,
149 .usecount = 1, /* REVISIT how to disable? */
152 static struct clk vpss_master_clk = {
153 .name = "vpss_master",
154 .parent = &pll1_sysclk3,
155 .lpsc = DAVINCI_LPSC_VPSSMSTR,
156 .flags = CLK_PSC,
159 static struct clk vpss_slave_clk = {
160 .name = "vpss_slave",
161 .parent = &pll1_sysclk3,
162 .lpsc = DAVINCI_LPSC_VPSSSLV,
165 static struct clk uart0_clk = {
166 .name = "uart0",
167 .parent = &pll1_aux_clk,
168 .lpsc = DAVINCI_LPSC_UART0,
171 static struct clk uart1_clk = {
172 .name = "uart1",
173 .parent = &pll1_aux_clk,
174 .lpsc = DAVINCI_LPSC_UART1,
177 static struct clk uart2_clk = {
178 .name = "uart2",
179 .parent = &pll1_aux_clk,
180 .lpsc = DAVINCI_LPSC_UART2,
183 static struct clk emac_clk = {
184 .name = "emac",
185 .parent = &pll1_sysclk5,
186 .lpsc = DAVINCI_LPSC_EMAC_WRAPPER,
189 static struct clk i2c_clk = {
190 .name = "i2c",
191 .parent = &pll1_aux_clk,
192 .lpsc = DAVINCI_LPSC_I2C,
195 static struct clk ide_clk = {
196 .name = "ide",
197 .parent = &pll1_sysclk5,
198 .lpsc = DAVINCI_LPSC_ATA,
201 static struct clk asp_clk = {
202 .name = "asp0",
203 .parent = &pll1_sysclk5,
204 .lpsc = DAVINCI_LPSC_McBSP,
207 static struct clk mmcsd_clk = {
208 .name = "mmcsd",
209 .parent = &pll1_sysclk5,
210 .lpsc = DAVINCI_LPSC_MMC_SD,
213 static struct clk spi_clk = {
214 .name = "spi",
215 .parent = &pll1_sysclk5,
216 .lpsc = DAVINCI_LPSC_SPI,
219 static struct clk gpio_clk = {
220 .name = "gpio",
221 .parent = &pll1_sysclk5,
222 .lpsc = DAVINCI_LPSC_GPIO,
225 static struct clk usb_clk = {
226 .name = "usb",
227 .parent = &pll1_sysclk5,
228 .lpsc = DAVINCI_LPSC_USB,
231 static struct clk vlynq_clk = {
232 .name = "vlynq",
233 .parent = &pll1_sysclk5,
234 .lpsc = DAVINCI_LPSC_VLYNQ,
237 static struct clk aemif_clk = {
238 .name = "aemif",
239 .parent = &pll1_sysclk5,
240 .lpsc = DAVINCI_LPSC_AEMIF,
243 static struct clk pwm0_clk = {
244 .name = "pwm0",
245 .parent = &pll1_aux_clk,
246 .lpsc = DAVINCI_LPSC_PWM0,
249 static struct clk pwm1_clk = {
250 .name = "pwm1",
251 .parent = &pll1_aux_clk,
252 .lpsc = DAVINCI_LPSC_PWM1,
255 static struct clk pwm2_clk = {
256 .name = "pwm2",
257 .parent = &pll1_aux_clk,
258 .lpsc = DAVINCI_LPSC_PWM2,
261 static struct clk timer0_clk = {
262 .name = "timer0",
263 .parent = &pll1_aux_clk,
264 .lpsc = DAVINCI_LPSC_TIMER0,
267 static struct clk timer1_clk = {
268 .name = "timer1",
269 .parent = &pll1_aux_clk,
270 .lpsc = DAVINCI_LPSC_TIMER1,
273 static struct clk timer2_clk = {
274 .name = "timer2",
275 .parent = &pll1_aux_clk,
276 .lpsc = DAVINCI_LPSC_TIMER2,
277 .usecount = 1, /* REVISIT: why cant' this be disabled? */
280 struct davinci_clk dm644x_clks[] = {
281 CLK(NULL, "ref", &ref_clk),
282 CLK(NULL, "pll1", &pll1_clk),
283 CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
284 CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
285 CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
286 CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
287 CLK(NULL, "pll1_aux", &pll1_aux_clk),
288 CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
289 CLK(NULL, "pll2", &pll2_clk),
290 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
291 CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
292 CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
293 CLK(NULL, "dsp", &dsp_clk),
294 CLK(NULL, "arm", &arm_clk),
295 CLK(NULL, "vicp", &vicp_clk),
296 CLK(NULL, "vpss_master", &vpss_master_clk),
297 CLK(NULL, "vpss_slave", &vpss_slave_clk),
298 CLK(NULL, "arm", &arm_clk),
299 CLK(NULL, "uart0", &uart0_clk),
300 CLK(NULL, "uart1", &uart1_clk),
301 CLK(NULL, "uart2", &uart2_clk),
302 CLK("davinci_emac.1", NULL, &emac_clk),
303 CLK("i2c_davinci.1", NULL, &i2c_clk),
304 CLK("palm_bk3710", NULL, &ide_clk),
305 CLK("davinci-asp", NULL, &asp_clk),
306 CLK("davinci_mmc.0", NULL, &mmcsd_clk),
307 CLK(NULL, "spi", &spi_clk),
308 CLK(NULL, "gpio", &gpio_clk),
309 CLK(NULL, "usb", &usb_clk),
310 CLK(NULL, "vlynq", &vlynq_clk),
311 CLK(NULL, "aemif", &aemif_clk),
312 CLK(NULL, "pwm0", &pwm0_clk),
313 CLK(NULL, "pwm1", &pwm1_clk),
314 CLK(NULL, "pwm2", &pwm2_clk),
315 CLK(NULL, "timer0", &timer0_clk),
316 CLK(NULL, "timer1", &timer1_clk),
317 CLK("watchdog", NULL, &timer2_clk),
318 CLK(NULL, NULL, NULL),
321 static struct emac_platform_data dm644x_emac_pdata = {
322 .ctrl_reg_offset = DM644X_EMAC_CNTRL_OFFSET,
323 .ctrl_mod_reg_offset = DM644X_EMAC_CNTRL_MOD_OFFSET,
324 .ctrl_ram_offset = DM644X_EMAC_CNTRL_RAM_OFFSET,
325 .mdio_reg_offset = DM644X_EMAC_MDIO_OFFSET,
326 .ctrl_ram_size = DM644X_EMAC_CNTRL_RAM_SIZE,
327 .version = EMAC_VERSION_1,
330 static struct resource dm644x_emac_resources[] = {
332 .start = DM644X_EMAC_BASE,
333 .end = DM644X_EMAC_BASE + 0x47ff,
334 .flags = IORESOURCE_MEM,
337 .start = IRQ_EMACINT,
338 .end = IRQ_EMACINT,
339 .flags = IORESOURCE_IRQ,
343 static struct platform_device dm644x_emac_device = {
344 .name = "davinci_emac",
345 .id = 1,
346 .dev = {
347 .platform_data = &dm644x_emac_pdata,
349 .num_resources = ARRAY_SIZE(dm644x_emac_resources),
350 .resource = dm644x_emac_resources,
353 #define PINMUX0 0x00
354 #define PINMUX1 0x04
357 * Device specific mux setup
359 * soc description mux mode mode mux dbg
360 * reg offset mask mode
362 static const struct mux_config dm644x_pins[] = {
363 #ifdef CONFIG_DAVINCI_MUX
364 MUX_CFG(DM644X, HDIREN, 0, 16, 1, 1, true)
365 MUX_CFG(DM644X, ATAEN, 0, 17, 1, 1, true)
366 MUX_CFG(DM644X, ATAEN_DISABLE, 0, 17, 1, 0, true)
368 MUX_CFG(DM644X, HPIEN_DISABLE, 0, 29, 1, 0, true)
370 MUX_CFG(DM644X, AEAW, 0, 0, 31, 31, true)
372 MUX_CFG(DM644X, MSTK, 1, 9, 1, 0, false)
374 MUX_CFG(DM644X, I2C, 1, 7, 1, 1, false)
376 MUX_CFG(DM644X, MCBSP, 1, 10, 1, 1, false)
378 MUX_CFG(DM644X, UART1, 1, 1, 1, 1, true)
379 MUX_CFG(DM644X, UART2, 1, 2, 1, 1, true)
381 MUX_CFG(DM644X, PWM0, 1, 4, 1, 1, false)
383 MUX_CFG(DM644X, PWM1, 1, 5, 1, 1, false)
385 MUX_CFG(DM644X, PWM2, 1, 6, 1, 1, false)
387 MUX_CFG(DM644X, VLYNQEN, 0, 15, 1, 1, false)
388 MUX_CFG(DM644X, VLSCREN, 0, 14, 1, 1, false)
389 MUX_CFG(DM644X, VLYNQWD, 0, 12, 3, 3, false)
391 MUX_CFG(DM644X, EMACEN, 0, 31, 1, 1, true)
393 MUX_CFG(DM644X, GPIO3V, 0, 31, 1, 0, true)
395 MUX_CFG(DM644X, GPIO0, 0, 24, 1, 0, true)
396 MUX_CFG(DM644X, GPIO3, 0, 25, 1, 0, false)
397 MUX_CFG(DM644X, GPIO43_44, 1, 7, 1, 0, false)
398 MUX_CFG(DM644X, GPIO46_47, 0, 22, 1, 0, true)
400 MUX_CFG(DM644X, RGB666, 0, 22, 1, 1, true)
402 MUX_CFG(DM644X, LOEEN, 0, 24, 1, 1, true)
403 MUX_CFG(DM644X, LFLDEN, 0, 25, 1, 1, false)
404 #endif
407 /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
408 static u8 dm644x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
409 [IRQ_VDINT0] = 2,
410 [IRQ_VDINT1] = 6,
411 [IRQ_VDINT2] = 6,
412 [IRQ_HISTINT] = 6,
413 [IRQ_H3AINT] = 6,
414 [IRQ_PRVUINT] = 6,
415 [IRQ_RSZINT] = 6,
416 [7] = 7,
417 [IRQ_VENCINT] = 6,
418 [IRQ_ASQINT] = 6,
419 [IRQ_IMXINT] = 6,
420 [IRQ_VLCDINT] = 6,
421 [IRQ_USBINT] = 4,
422 [IRQ_EMACINT] = 4,
423 [14] = 7,
424 [15] = 7,
425 [IRQ_CCINT0] = 5, /* dma */
426 [IRQ_CCERRINT] = 5, /* dma */
427 [IRQ_TCERRINT0] = 5, /* dma */
428 [IRQ_TCERRINT] = 5, /* dma */
429 [IRQ_PSCIN] = 7,
430 [21] = 7,
431 [IRQ_IDE] = 4,
432 [23] = 7,
433 [IRQ_MBXINT] = 7,
434 [IRQ_MBRINT] = 7,
435 [IRQ_MMCINT] = 7,
436 [IRQ_SDIOINT] = 7,
437 [28] = 7,
438 [IRQ_DDRINT] = 7,
439 [IRQ_AEMIFINT] = 7,
440 [IRQ_VLQINT] = 4,
441 [IRQ_TINT0_TINT12] = 2, /* clockevent */
442 [IRQ_TINT0_TINT34] = 2, /* clocksource */
443 [IRQ_TINT1_TINT12] = 7, /* DSP timer */
444 [IRQ_TINT1_TINT34] = 7, /* system tick */
445 [IRQ_PWMINT0] = 7,
446 [IRQ_PWMINT1] = 7,
447 [IRQ_PWMINT2] = 7,
448 [IRQ_I2C] = 3,
449 [IRQ_UARTINT0] = 3,
450 [IRQ_UARTINT1] = 3,
451 [IRQ_UARTINT2] = 3,
452 [IRQ_SPINT0] = 3,
453 [IRQ_SPINT1] = 3,
454 [45] = 7,
455 [IRQ_DSP2ARM0] = 4,
456 [IRQ_DSP2ARM1] = 4,
457 [IRQ_GPIO0] = 7,
458 [IRQ_GPIO1] = 7,
459 [IRQ_GPIO2] = 7,
460 [IRQ_GPIO3] = 7,
461 [IRQ_GPIO4] = 7,
462 [IRQ_GPIO5] = 7,
463 [IRQ_GPIO6] = 7,
464 [IRQ_GPIO7] = 7,
465 [IRQ_GPIOBNK0] = 7,
466 [IRQ_GPIOBNK1] = 7,
467 [IRQ_GPIOBNK2] = 7,
468 [IRQ_GPIOBNK3] = 7,
469 [IRQ_GPIOBNK4] = 7,
470 [IRQ_COMMTX] = 7,
471 [IRQ_COMMRX] = 7,
472 [IRQ_EMUINT] = 7,
475 /*----------------------------------------------------------------------*/
477 static const s8 dma_chan_dm644x_no_event[] = {
478 0, 1, 12, 13, 14,
479 15, 25, 30, 31, 45,
480 46, 47, 55, 56, 57,
481 58, 59, 60, 61, 62,
486 static const s8
487 queue_tc_mapping[][2] = {
488 /* {event queue no, TC no} */
489 {0, 0},
490 {1, 1},
491 {-1, -1},
494 static const s8
495 queue_priority_mapping[][2] = {
496 /* {event queue no, Priority} */
497 {0, 3},
498 {1, 7},
499 {-1, -1},
502 static struct edma_soc_info dm644x_edma_info[] = {
504 .n_channel = 64,
505 .n_region = 4,
506 .n_slot = 128,
507 .n_tc = 2,
508 .n_cc = 1,
509 .noevent = dma_chan_dm644x_no_event,
510 .queue_tc_mapping = queue_tc_mapping,
511 .queue_priority_mapping = queue_priority_mapping,
515 static struct resource edma_resources[] = {
517 .name = "edma_cc0",
518 .start = 0x01c00000,
519 .end = 0x01c00000 + SZ_64K - 1,
520 .flags = IORESOURCE_MEM,
523 .name = "edma_tc0",
524 .start = 0x01c10000,
525 .end = 0x01c10000 + SZ_1K - 1,
526 .flags = IORESOURCE_MEM,
529 .name = "edma_tc1",
530 .start = 0x01c10400,
531 .end = 0x01c10400 + SZ_1K - 1,
532 .flags = IORESOURCE_MEM,
535 .name = "edma0",
536 .start = IRQ_CCINT0,
537 .flags = IORESOURCE_IRQ,
540 .name = "edma0_err",
541 .start = IRQ_CCERRINT,
542 .flags = IORESOURCE_IRQ,
544 /* not using TC*_ERR */
547 static struct platform_device dm644x_edma_device = {
548 .name = "edma",
549 .id = 0,
550 .dev.platform_data = dm644x_edma_info,
551 .num_resources = ARRAY_SIZE(edma_resources),
552 .resource = edma_resources,
555 /* DM6446 EVM uses ASP0; line-out is a pair of RCA jacks */
556 static struct resource dm644x_asp_resources[] = {
558 .start = DAVINCI_ASP0_BASE,
559 .end = DAVINCI_ASP0_BASE + SZ_8K - 1,
560 .flags = IORESOURCE_MEM,
563 .start = DAVINCI_DMA_ASP0_TX,
564 .end = DAVINCI_DMA_ASP0_TX,
565 .flags = IORESOURCE_DMA,
568 .start = DAVINCI_DMA_ASP0_RX,
569 .end = DAVINCI_DMA_ASP0_RX,
570 .flags = IORESOURCE_DMA,
574 static struct platform_device dm644x_asp_device = {
575 .name = "davinci-asp",
576 .id = -1,
577 .num_resources = ARRAY_SIZE(dm644x_asp_resources),
578 .resource = dm644x_asp_resources,
581 static struct resource dm644x_vpss_resources[] = {
583 /* VPSS Base address */
584 .name = "vpss",
585 .start = 0x01c73400,
586 .end = 0x01c73400 + 0xff,
587 .flags = IORESOURCE_MEM,
591 static struct platform_device dm644x_vpss_device = {
592 .name = "vpss",
593 .id = -1,
594 .dev.platform_data = "dm644x_vpss",
595 .num_resources = ARRAY_SIZE(dm644x_vpss_resources),
596 .resource = dm644x_vpss_resources,
599 static struct resource vpfe_resources[] = {
601 .start = IRQ_VDINT0,
602 .end = IRQ_VDINT0,
603 .flags = IORESOURCE_IRQ,
606 .start = IRQ_VDINT1,
607 .end = IRQ_VDINT1,
608 .flags = IORESOURCE_IRQ,
611 .start = 0x01c70400,
612 .end = 0x01c70400 + 0xff,
613 .flags = IORESOURCE_MEM,
617 static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
618 static struct platform_device vpfe_capture_dev = {
619 .name = CAPTURE_DRV_NAME,
620 .id = -1,
621 .num_resources = ARRAY_SIZE(vpfe_resources),
622 .resource = vpfe_resources,
623 .dev = {
624 .dma_mask = &vpfe_capture_dma_mask,
625 .coherent_dma_mask = DMA_BIT_MASK(32),
629 void dm644x_set_vpfe_config(struct vpfe_config *cfg)
631 vpfe_capture_dev.dev.platform_data = cfg;
634 /*----------------------------------------------------------------------*/
636 static struct map_desc dm644x_io_desc[] = {
638 .virtual = IO_VIRT,
639 .pfn = __phys_to_pfn(IO_PHYS),
640 .length = IO_SIZE,
641 .type = MT_DEVICE
644 .virtual = SRAM_VIRT,
645 .pfn = __phys_to_pfn(0x00008000),
646 .length = SZ_16K,
647 /* MT_MEMORY_NONCACHED requires supersection alignment */
648 .type = MT_DEVICE,
652 /* Contents of JTAG ID register used to identify exact cpu type */
653 static struct davinci_id dm644x_ids[] = {
655 .variant = 0x0,
656 .part_no = 0xb700,
657 .manufacturer = 0x017,
658 .cpu_id = DAVINCI_CPU_ID_DM6446,
659 .name = "dm6446",
662 .variant = 0x1,
663 .part_no = 0xb700,
664 .manufacturer = 0x017,
665 .cpu_id = DAVINCI_CPU_ID_DM6446,
666 .name = "dm6446a",
670 static void __iomem *dm644x_psc_bases[] = {
671 IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
675 * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
676 * T0_TOP: Timer 0, top : clocksource for generic timekeeping
677 * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
678 * T1_TOP: Timer 1, top : <unused>
680 struct davinci_timer_info dm644x_timer_info = {
681 .timers = davinci_timer_instance,
682 .clockevent_id = T0_BOT,
683 .clocksource_id = T0_TOP,
686 static struct plat_serial8250_port dm644x_serial_platform_data[] = {
688 .mapbase = DAVINCI_UART0_BASE,
689 .irq = IRQ_UARTINT0,
690 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
691 UPF_IOREMAP,
692 .iotype = UPIO_MEM,
693 .regshift = 2,
696 .mapbase = DAVINCI_UART1_BASE,
697 .irq = IRQ_UARTINT1,
698 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
699 UPF_IOREMAP,
700 .iotype = UPIO_MEM,
701 .regshift = 2,
704 .mapbase = DAVINCI_UART2_BASE,
705 .irq = IRQ_UARTINT2,
706 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
707 UPF_IOREMAP,
708 .iotype = UPIO_MEM,
709 .regshift = 2,
712 .flags = 0
716 static struct platform_device dm644x_serial_device = {
717 .name = "serial8250",
718 .id = PLAT8250_DEV_PLATFORM,
719 .dev = {
720 .platform_data = dm644x_serial_platform_data,
724 static struct davinci_soc_info davinci_soc_info_dm644x = {
725 .io_desc = dm644x_io_desc,
726 .io_desc_num = ARRAY_SIZE(dm644x_io_desc),
727 .jtag_id_base = IO_ADDRESS(0x01c40028),
728 .ids = dm644x_ids,
729 .ids_num = ARRAY_SIZE(dm644x_ids),
730 .cpu_clks = dm644x_clks,
731 .psc_bases = dm644x_psc_bases,
732 .psc_bases_num = ARRAY_SIZE(dm644x_psc_bases),
733 .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
734 .pinmux_pins = dm644x_pins,
735 .pinmux_pins_num = ARRAY_SIZE(dm644x_pins),
736 .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
737 .intc_type = DAVINCI_INTC_TYPE_AINTC,
738 .intc_irq_prios = dm644x_default_priorities,
739 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
740 .timer_info = &dm644x_timer_info,
741 .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
742 .gpio_num = 71,
743 .gpio_irq = IRQ_GPIOBNK0,
744 .serial_dev = &dm644x_serial_device,
745 .emac_pdata = &dm644x_emac_pdata,
746 .sram_dma = 0x00008000,
747 .sram_len = SZ_16K,
750 void __init dm644x_init_asp(struct snd_platform_data *pdata)
752 davinci_cfg_reg(DM644X_MCBSP);
753 dm644x_asp_device.dev.platform_data = pdata;
754 platform_device_register(&dm644x_asp_device);
757 void __init dm644x_init(void)
759 davinci_common_init(&davinci_soc_info_dm644x);
762 static int __init dm644x_init_devices(void)
764 if (!cpu_is_davinci_dm644x())
765 return 0;
767 platform_device_register(&dm644x_edma_device);
768 platform_device_register(&dm644x_emac_device);
769 platform_device_register(&dm644x_vpss_device);
770 platform_device_register(&vpfe_capture_dev);
772 return 0;
774 postcore_initcall(dm644x_init_devices);