1 /* linux/arch/arm/plat-s3c64xx/clock.c
3 * Copyright 2008 Openmoko, Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
8 * S3C64XX Base clock support
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/init.h>
16 #include <linux/module.h>
17 #include <linux/interrupt.h>
18 #include <linux/ioport.h>
21 #include <mach/hardware.h>
24 #include <plat/regs-sys.h>
25 #include <plat/regs-clock.h>
27 #include <plat/devs.h>
28 #include <plat/clock.h>
36 struct clk clk_27m
= {
42 static int clk_48m_ctrl(struct clk
*clk
, int enable
)
47 /* can't rely on clock lock, this register has other usages */
48 local_irq_save(flags
);
50 val
= __raw_readl(S3C64XX_OTHERS
);
52 val
|= S3C64XX_OTHERS_USBMASK
;
54 val
&= ~S3C64XX_OTHERS_USBMASK
;
56 __raw_writel(val
, S3C64XX_OTHERS
);
57 local_irq_restore(flags
);
62 struct clk clk_48m
= {
66 .enable
= clk_48m_ctrl
,
69 static int inline s3c64xx_gate(void __iomem
*reg
,
73 unsigned int ctrlbit
= clk
->ctrlbit
;
76 con
= __raw_readl(reg
);
83 __raw_writel(con
, reg
);
87 static int s3c64xx_pclk_ctrl(struct clk
*clk
, int enable
)
89 return s3c64xx_gate(S3C_PCLK_GATE
, clk
, enable
);
92 static int s3c64xx_hclk_ctrl(struct clk
*clk
, int enable
)
94 return s3c64xx_gate(S3C_HCLK_GATE
, clk
, enable
);
97 int s3c64xx_sclk_ctrl(struct clk
*clk
, int enable
)
99 return s3c64xx_gate(S3C_SCLK_GATE
, clk
, enable
);
102 static struct clk init_clocks_disable
[] = {
111 .enable
= s3c64xx_pclk_ctrl
,
112 .ctrlbit
= S3C_CLKCON_PCLK_TSADC
,
117 .enable
= s3c64xx_pclk_ctrl
,
118 .ctrlbit
= S3C_CLKCON_PCLK_IIC
,
123 .enable
= s3c64xx_pclk_ctrl
,
124 .ctrlbit
= S3C_CLKCON_PCLK_IIS0
,
129 .enable
= s3c64xx_pclk_ctrl
,
130 .ctrlbit
= S3C_CLKCON_PCLK_IIS1
,
135 .enable
= s3c64xx_pclk_ctrl
,
136 .ctrlbit
= S3C_CLKCON_PCLK_SPI0
,
141 .enable
= s3c64xx_pclk_ctrl
,
142 .ctrlbit
= S3C_CLKCON_PCLK_SPI1
,
147 .enable
= s3c64xx_sclk_ctrl
,
148 .ctrlbit
= S3C_CLKCON_SCLK_MMC0_48
,
153 .enable
= s3c64xx_sclk_ctrl
,
154 .ctrlbit
= S3C_CLKCON_SCLK_MMC1_48
,
159 .enable
= s3c64xx_sclk_ctrl
,
160 .ctrlbit
= S3C_CLKCON_SCLK_MMC2_48
,
165 .enable
= s3c64xx_hclk_ctrl
,
166 .ctrlbit
= S3C_CLKCON_HCLK_DMA0
,
171 .enable
= s3c64xx_hclk_ctrl
,
172 .ctrlbit
= S3C_CLKCON_HCLK_DMA1
,
176 static struct clk init_clocks
[] = {
181 .enable
= s3c64xx_hclk_ctrl
,
182 .ctrlbit
= S3C_CLKCON_HCLK_LCD
,
187 .enable
= s3c64xx_pclk_ctrl
,
188 .ctrlbit
= S3C_CLKCON_PCLK_GPIO
,
193 .enable
= s3c64xx_hclk_ctrl
,
194 .ctrlbit
= S3C_CLKCON_HCLK_UHOST
,
199 .enable
= s3c64xx_hclk_ctrl
,
200 .ctrlbit
= S3C_CLKCON_HCLK_HSMMC0
,
205 .enable
= s3c64xx_hclk_ctrl
,
206 .ctrlbit
= S3C_CLKCON_HCLK_HSMMC1
,
211 .enable
= s3c64xx_hclk_ctrl
,
212 .ctrlbit
= S3C_CLKCON_HCLK_HSMMC2
,
217 .enable
= s3c64xx_pclk_ctrl
,
218 .ctrlbit
= S3C_CLKCON_PCLK_PWM
,
223 .enable
= s3c64xx_pclk_ctrl
,
224 .ctrlbit
= S3C_CLKCON_PCLK_UART0
,
229 .enable
= s3c64xx_pclk_ctrl
,
230 .ctrlbit
= S3C_CLKCON_PCLK_UART1
,
235 .enable
= s3c64xx_pclk_ctrl
,
236 .ctrlbit
= S3C_CLKCON_PCLK_UART2
,
241 .enable
= s3c64xx_pclk_ctrl
,
242 .ctrlbit
= S3C_CLKCON_PCLK_UART3
,
247 .enable
= s3c64xx_pclk_ctrl
,
248 .ctrlbit
= S3C_CLKCON_PCLK_RTC
,
253 .ctrlbit
= S3C_CLKCON_PCLK_WDT
,
258 .ctrlbit
= S3C_CLKCON_PCLK_AC97
,
262 static struct clk
*clks
[] __initdata
= {
270 void __init
s3c64xx_register_clocks(void)
276 s3c24xx_register_clocks(clks
, ARRAY_SIZE(clks
));
279 for (ptr
= 0; ptr
< ARRAY_SIZE(init_clocks
); ptr
++, clkp
++) {
280 ret
= s3c24xx_register_clock(clkp
);
282 printk(KERN_ERR
"Failed to register clock %s (%d)\n",
287 clkp
= init_clocks_disable
;
288 for (ptr
= 0; ptr
< ARRAY_SIZE(init_clocks_disable
); ptr
++, clkp
++) {
290 ret
= s3c24xx_register_clock(clkp
);
292 printk(KERN_ERR
"Failed to register clock %s (%d)\n",
296 (clkp
->enable
)(clkp
, 0);