mm-only debug patch...
[mmotm.git] / arch / blackfin / include / asm / ipipe.h
blob4617ba66278ffadb2ceb1f3cb524eaaa804cbf49
1 /* -*- linux-c -*-
2 * include/asm-blackfin/ipipe.h
4 * Copyright (C) 2002-2007 Philippe Gerum.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation, Inc., 675 Mass Ave, Cambridge MA 02139,
9 * USA; either version 2 of the License, or (at your option) any later
10 * version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
22 #ifndef __ASM_BLACKFIN_IPIPE_H
23 #define __ASM_BLACKFIN_IPIPE_H
25 #ifdef CONFIG_IPIPE
27 #include <linux/cpumask.h>
28 #include <linux/list.h>
29 #include <linux/threads.h>
30 #include <linux/irq.h>
31 #include <linux/ipipe_percpu.h>
32 #include <asm/ptrace.h>
33 #include <asm/irq.h>
34 #include <asm/bitops.h>
35 #include <asm/atomic.h>
36 #include <asm/traps.h>
38 #define IPIPE_ARCH_STRING "1.11-00"
39 #define IPIPE_MAJOR_NUMBER 1
40 #define IPIPE_MINOR_NUMBER 11
41 #define IPIPE_PATCH_NUMBER 0
43 #ifdef CONFIG_SMP
44 #error "I-pipe/blackfin: SMP not implemented"
45 #else /* !CONFIG_SMP */
46 #define ipipe_processor_id() 0
47 #endif /* CONFIG_SMP */
49 #define prepare_arch_switch(next) \
50 do { \
51 ipipe_schedule_notify(current, next); \
52 local_irq_disable_hw(); \
53 } while (0)
55 #define task_hijacked(p) \
56 ({ \
57 int __x__ = __ipipe_root_domain_p; \
58 __clear_bit(IPIPE_SYNC_FLAG, &ipipe_root_cpudom_var(status)); \
59 if (__x__) \
60 local_irq_enable_hw(); \
61 !__x__; \
64 struct ipipe_domain;
66 struct ipipe_sysinfo {
68 int ncpus; /* Number of CPUs on board */
69 u64 cpufreq; /* CPU frequency (in Hz) */
71 /* Arch-dependent block */
73 struct {
74 unsigned tmirq; /* Timer tick IRQ */
75 u64 tmfreq; /* Timer frequency */
76 } archdep;
79 #define ipipe_read_tsc(t) \
80 ({ \
81 unsigned long __cy2; \
82 __asm__ __volatile__ ("1: %0 = CYCLES2\n" \
83 "%1 = CYCLES\n" \
84 "%2 = CYCLES2\n" \
85 "CC = %2 == %0\n" \
86 "if ! CC jump 1b\n" \
87 : "=d,a" (((unsigned long *)&t)[1]), \
88 "=d,a" (((unsigned long *)&t)[0]), \
89 "=d,a" (__cy2) \
90 : /*no input*/ : "CC"); \
91 t; \
94 #define ipipe_cpu_freq() __ipipe_core_clock
95 #define ipipe_tsc2ns(_t) (((unsigned long)(_t)) * __ipipe_freq_scale)
96 #define ipipe_tsc2us(_t) (ipipe_tsc2ns(_t) / 1000 + 1)
98 /* Private interface -- Internal use only */
100 #define __ipipe_check_platform() do { } while (0)
102 #define __ipipe_init_platform() do { } while (0)
104 extern atomic_t __ipipe_irq_lvdepth[IVG15 + 1];
106 extern unsigned long __ipipe_irq_lvmask;
108 extern struct ipipe_domain ipipe_root;
110 /* enable/disable_irqdesc _must_ be used in pairs. */
112 void __ipipe_enable_irqdesc(struct ipipe_domain *ipd,
113 unsigned irq);
115 void __ipipe_disable_irqdesc(struct ipipe_domain *ipd,
116 unsigned irq);
118 #define __ipipe_enable_irq(irq) (irq_desc[irq].chip->unmask(irq))
120 #define __ipipe_disable_irq(irq) (irq_desc[irq].chip->mask(irq))
122 static inline int __ipipe_check_tickdev(const char *devname)
124 return 1;
127 static inline void __ipipe_lock_root(void)
129 set_bit(IPIPE_SYNCDEFER_FLAG, &ipipe_root_cpudom_var(status));
132 static inline void __ipipe_unlock_root(void)
134 clear_bit(IPIPE_SYNCDEFER_FLAG, &ipipe_root_cpudom_var(status));
137 void __ipipe_enable_pipeline(void);
139 #define __ipipe_hook_critical_ipi(ipd) do { } while (0)
141 #define __ipipe_sync_pipeline ___ipipe_sync_pipeline
142 void ___ipipe_sync_pipeline(unsigned long syncmask);
144 void __ipipe_handle_irq(unsigned irq, struct pt_regs *regs);
146 int __ipipe_get_irq_priority(unsigned irq);
148 void __ipipe_serial_debug(const char *fmt, ...);
150 asmlinkage void __ipipe_call_irqtail(unsigned long addr);
152 DECLARE_PER_CPU(struct pt_regs, __ipipe_tick_regs);
154 extern unsigned long __ipipe_core_clock;
156 extern unsigned long __ipipe_freq_scale;
158 extern unsigned long __ipipe_irq_tail_hook;
160 static inline unsigned long __ipipe_ffnz(unsigned long ul)
162 return ffs(ul) - 1;
165 #define __ipipe_run_irqtail() /* Must be a macro */ \
166 do { \
167 unsigned long __pending; \
168 CSYNC(); \
169 __pending = bfin_read_IPEND(); \
170 if (__pending & 0x8000) { \
171 __pending &= ~0x8010; \
172 if (__pending && (__pending & (__pending - 1)) == 0) \
173 __ipipe_call_irqtail(__ipipe_irq_tail_hook); \
175 } while (0)
177 #define __ipipe_run_isr(ipd, irq) \
178 do { \
179 if (!__ipipe_pipeline_head_p(ipd)) \
180 local_irq_enable_hw(); \
181 if (ipd == ipipe_root_domain) { \
182 if (unlikely(ipipe_virtual_irq_p(irq))) { \
183 irq_enter(); \
184 ipd->irqs[irq].handler(irq, ipd->irqs[irq].cookie); \
185 irq_exit(); \
186 } else \
187 ipd->irqs[irq].handler(irq, &__raw_get_cpu_var(__ipipe_tick_regs)); \
188 } else { \
189 __clear_bit(IPIPE_SYNC_FLAG, &ipipe_cpudom_var(ipd, status)); \
190 ipd->irqs[irq].handler(irq, ipd->irqs[irq].cookie); \
191 /* Attempt to exit the outer interrupt level before \
192 * starting the deferred IRQ processing. */ \
193 __ipipe_run_irqtail(); \
194 __set_bit(IPIPE_SYNC_FLAG, &ipipe_cpudom_var(ipd, status)); \
196 local_irq_disable_hw(); \
197 } while (0)
199 #define __ipipe_syscall_watched_p(p, sc) \
200 (((p)->flags & PF_EVNOTIFY) || (unsigned long)sc >= NR_syscalls)
202 void ipipe_init_irq_threads(void);
204 int ipipe_start_irq_thread(unsigned irq, struct irq_desc *desc);
206 #ifdef CONFIG_TICKSOURCE_CORETMR
207 #define IRQ_SYSTMR IRQ_CORETMR
208 #define IRQ_PRIOTMR IRQ_CORETMR
209 #else
210 #define IRQ_SYSTMR IRQ_TIMER0
211 #define IRQ_PRIOTMR CONFIG_IRQ_TIMER0
212 #endif
214 #ifdef CONFIG_BF561
215 #define bfin_write_TIMER_DISABLE(val) bfin_write_TMRS8_DISABLE(val)
216 #define bfin_write_TIMER_ENABLE(val) bfin_write_TMRS8_ENABLE(val)
217 #define bfin_write_TIMER_STATUS(val) bfin_write_TMRS8_STATUS(val)
218 #define bfin_read_TIMER_STATUS() bfin_read_TMRS8_STATUS()
219 #elif defined(CONFIG_BF54x)
220 #define bfin_write_TIMER_DISABLE(val) bfin_write_TIMER_DISABLE0(val)
221 #define bfin_write_TIMER_ENABLE(val) bfin_write_TIMER_ENABLE0(val)
222 #define bfin_write_TIMER_STATUS(val) bfin_write_TIMER_STATUS0(val)
223 #define bfin_read_TIMER_STATUS(val) bfin_read_TIMER_STATUS0(val)
224 #endif
226 #define __ipipe_root_tick_p(regs) ((regs->ipend & 0x10) != 0)
228 #else /* !CONFIG_IPIPE */
230 #define task_hijacked(p) 0
231 #define ipipe_trap_notify(t, r) 0
233 #define ipipe_init_irq_threads() do { } while (0)
234 #define ipipe_start_irq_thread(irq, desc) 0
236 #ifndef CONFIG_TICKSOURCE_GPTMR0
237 #define IRQ_SYSTMR IRQ_CORETMR
238 #define IRQ_PRIOTMR IRQ_CORETMR
239 #else
240 #define IRQ_SYSTMR IRQ_TIMER0
241 #define IRQ_PRIOTMR CONFIG_IRQ_TIMER0
242 #endif
244 #define __ipipe_root_tick_p(regs) 1
246 #endif /* !CONFIG_IPIPE */
248 #define ipipe_update_tick_evtdev(evtdev) do { } while (0)
250 #endif /* !__ASM_BLACKFIN_IPIPE_H */