NaCl changes
[nacl-binutils.git] / opcodes / cr16-dis.c
blobad0c586f5d38674427840cb94ba1484af4689a23
1 /* Disassembler code for CR16.
2 Copyright 2007 Free Software Foundation, Inc.
3 Contributed by M R Swami Reddy (MR.Swami.Reddy@nsc.com).
5 This file is part of GAS, GDB and the GNU binutils.
7 This program is free software; you can redistribute it and/or modify it
8 under the terms of the GNU General Public License as published by the
9 Free Software Foundation; either version 3, or (at your option)
10 any later version.
12 This program is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 more details.
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software Foundation,
19 Inc., 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
21 #include "dis-asm.h"
22 #include "sysdep.h"
23 #include "opcode/cr16.h"
24 #include "libiberty.h"
26 /* String to print when opcode was not matched. */
27 #define ILLEGAL "illegal"
28 /* Escape to 16-bit immediate. */
29 #define ESCAPE_16_BIT 0xB
31 /* Extract 'n_bits' from 'a' starting from offset 'offs'. */
32 #define EXTRACT(a, offs, n_bits) \
33 (n_bits == 32 ? (((a) >> (offs)) & 0xffffffffL) \
34 : (((a) >> (offs)) & ((1 << (n_bits)) -1)))
36 /* Set Bit Mask - a mask to set all bits starting from offset 'offs'. */
37 #define SBM(offs) ((((1 << (32 - offs)) -1) << (offs)))
39 typedef unsigned long dwordU;
40 typedef unsigned short wordU;
42 typedef struct
44 dwordU val;
45 int nbits;
46 } parameter;
48 /* Structure to map valid 'cinv' instruction options. */
50 typedef struct
52 /* Cinv printed string. */
53 char *istr;
54 /* Value corresponding to the string. */
55 char *ostr;
57 cinv_entry;
59 /* CR16 'cinv' options mapping. */
60 const cinv_entry cr16_cinvs[] =
62 {"cinv[i]", "cinv [i]"},
63 {"cinv[i,u]", "cinv [i,u]"},
64 {"cinv[d]", "cinv [d]"},
65 {"cinv[d,u]", "cinv [d,u]"},
66 {"cinv[d,i]", "cinv [d,i]"},
67 {"cinv[d,i,u]", "cinv [d,i,u]"}
70 /* Number of valid 'cinv' instruction options. */
71 static int NUMCINVS = ARRAY_SIZE (cr16_cinvs);
73 /* Enum to distinguish different registers argument types. */
74 typedef enum REG_ARG_TYPE
76 /* General purpose register (r<N>). */
77 REG_ARG = 0,
78 /*Processor register */
79 P_ARG,
81 REG_ARG_TYPE;
83 /* Current opcode table entry we're disassembling. */
84 const inst *instruction;
85 /* Current instruction we're disassembling. */
86 ins currInsn;
87 /* The current instruction is read into 3 consecutive words. */
88 wordU words[3];
89 /* Contains all words in appropriate order. */
90 ULONGLONG allWords;
91 /* Holds the current processed argument number. */
92 int processing_argument_number;
93 /* Nonzero means a IMM4 instruction. */
94 int imm4flag;
95 /* Nonzero means the instruction's original size is
96 incremented (escape sequence is used). */
97 int size_changed;
100 /* Print the constant expression length. */
102 static char *
103 print_exp_len (int size)
105 switch (size)
107 case 4:
108 case 5:
109 case 6:
110 case 8:
111 case 14:
112 case 16:
113 return ":s";
114 case 20:
115 case 24:
116 case 32:
117 return ":m";
118 case 48:
119 return ":l";
120 default:
121 return "";
126 /* Retrieve the number of operands for the current assembled instruction. */
128 static int
129 get_number_of_operands (void)
131 int i;
133 for (i = 0; instruction->operands[i].op_type && i < MAX_OPERANDS; i++)
136 return i;
139 /* Return the bit size for a given operand. */
141 static int
142 getbits (operand_type op)
144 if (op < MAX_OPRD)
145 return cr16_optab[op].bit_size;
147 return 0;
150 /* Return the argument type of a given operand. */
152 static argtype
153 getargtype (operand_type op)
155 if (op < MAX_OPRD)
156 return cr16_optab[op].arg_type;
158 return nullargs;
161 /* Given a 'CC' instruction constant operand, return its corresponding
162 string. This routine is used when disassembling the 'CC' instruction. */
164 static char *
165 getccstring (unsigned cc)
167 return (char *) cr16_b_cond_tab[cc];
171 /* Given a 'cinv' instruction constant operand, return its corresponding
172 string. This routine is used when disassembling the 'cinv' instruction. */
174 static char *
175 getcinvstring (const char *str)
177 const cinv_entry *cinv;
179 for (cinv = cr16_cinvs; cinv < (cr16_cinvs + NUMCINVS); cinv++)
180 if (strcmp (cinv->istr, str) == 0)
181 return cinv->ostr;
183 return ILLEGAL;
186 /* Given the trap index in dispatch table, return its name.
187 This routine is used when disassembling the 'excp' instruction. */
189 static char *
190 gettrapstring (unsigned int index)
192 const trap_entry *trap;
194 for (trap = cr16_traps; trap < cr16_traps + NUMTRAPS; trap++)
195 if (trap->entry == index)
196 return trap->name;
198 return ILLEGAL;
201 /* Given a register enum value, retrieve its name. */
203 static char *
204 getregname (reg r)
206 const reg_entry *reg = cr16_regtab + r;
208 if (reg->type != CR16_R_REGTYPE)
209 return ILLEGAL;
211 return reg->name;
214 /* Given a register pair enum value, retrieve its name. */
216 static char *
217 getregpname (reg r)
219 const reg_entry *reg = cr16_regptab + r;
221 if (reg->type != CR16_RP_REGTYPE)
222 return ILLEGAL;
224 return reg->name;
227 /* Given a index register pair enum value, retrieve its name. */
229 static char *
230 getidxregpname (reg r)
232 const reg_entry *reg;
234 switch (r)
236 case 0: r = 0; break;
237 case 1: r = 2; break;
238 case 2: r = 4; break;
239 case 3: r = 6; break;
240 case 4: r = 8; break;
241 case 5: r = 10; break;
242 case 6: r = 3; break;
243 case 7: r = 5; break;
244 default:
245 break;
248 reg = cr16_regptab + r;
250 if (reg->type != CR16_RP_REGTYPE)
251 return ILLEGAL;
253 return reg->name;
256 /* Getting a processor register name. */
258 static char *
259 getprocregname (int index)
261 const reg_entry *r;
263 for (r = cr16_pregtab; r < cr16_pregtab + NUMPREGS; r++)
264 if (r->image == index)
265 return r->name;
267 return "ILLEGAL REGISTER";
270 /* Getting a processor register name - 32 bit size. */
272 static char *
273 getprocpregname (int index)
275 const reg_entry *r;
277 for (r = cr16_pregptab; r < cr16_pregptab + NUMPREGPS; r++)
278 if (r->image == index)
279 return r->name;
281 return "ILLEGAL REGISTER";
284 /* START and END are relating 'allWords' struct, which is 48 bits size.
286 START|--------|END
287 +---------+---------+---------+---------+
288 | | V | A | L |
289 +---------+---------+---------+---------+
290 0 16 32 48
291 words [0] [1] [2] */
293 static parameter
294 makelongparameter (ULONGLONG val, int start, int end)
296 parameter p;
298 p.val = (dwordU) EXTRACT (val, 48 - end, end - start);
299 p.nbits = end - start;
300 return p;
303 /* Build a mask of the instruction's 'constant' opcode,
304 based on the instruction's printing flags. */
306 static unsigned long
307 build_mask (void)
309 unsigned long mask = SBM (instruction->match_bits);
310 return mask;
313 /* Search for a matching opcode. Return 1 for success, 0 for failure. */
315 static int
316 match_opcode (void)
318 unsigned long mask;
319 /* The instruction 'constant' opcode doewsn't exceed 32 bits. */
320 unsigned long doubleWord = words[1] + (words[0] << 16);
322 /* Start searching from end of instruction table. */
323 instruction = &cr16_instruction[NUMOPCODES - 2];
325 /* Loop over instruction table until a full match is found. */
326 while (instruction >= cr16_instruction)
328 mask = build_mask ();
329 if ((doubleWord & mask) == BIN (instruction->match,
330 instruction->match_bits))
331 return 1;
332 else
333 instruction--;
335 return 0;
338 /* Set the proper parameter value for different type of arguments. */
340 static void
341 make_argument (argument * a, int start_bits)
343 int inst_bit_size;
344 parameter p;
346 if ((instruction->size == 3) && a->size >= 16)
347 inst_bit_size = 48;
348 else
349 inst_bit_size = 32;
351 switch (a->type)
353 case arg_r:
354 p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
355 inst_bit_size - start_bits);
356 a->r = p.val;
357 break;
359 case arg_rp:
360 p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
361 inst_bit_size - start_bits);
362 a->rp = p.val;
363 break;
365 case arg_pr:
366 p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
367 inst_bit_size - start_bits);
368 a->pr = p.val;
369 break;
371 case arg_prp:
372 p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
373 inst_bit_size - start_bits);
374 a->prp = p.val;
375 break;
377 case arg_ic:
378 p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
379 inst_bit_size - start_bits);
380 a->constant = p.val;
381 break;
383 case arg_cc:
384 p = makelongparameter (allWords, inst_bit_size - (start_bits + a->size),
385 inst_bit_size - start_bits);
387 a->cc = p.val;
388 break;
390 case arg_idxr:
391 if ((IS_INSN_MNEMONIC ("cbitb"))
392 || (IS_INSN_MNEMONIC ("sbitb"))
393 || (IS_INSN_MNEMONIC ("tbitb")))
394 p = makelongparameter (allWords, 8, 9);
395 else
396 p = makelongparameter (allWords, 9, 10);
397 a->i_r = p.val;
398 p = makelongparameter (allWords, inst_bit_size - a->size, inst_bit_size);
399 a->constant = p.val;
400 break;
402 case arg_idxrp:
403 p = makelongparameter (allWords, start_bits + 12, start_bits + 13);
404 a->i_r = p.val;
405 p = makelongparameter (allWords, start_bits + 13, start_bits + 16);
406 a->rp = p.val;
407 if (inst_bit_size > 32)
409 p = makelongparameter (allWords, inst_bit_size - start_bits - 12,
410 inst_bit_size);
411 a->constant = ((p.val & 0xffff) | (p.val >> 8 & 0xf0000));
413 else if (instruction->size == 2)
415 p = makelongparameter (allWords, inst_bit_size - 22, inst_bit_size);
416 a->constant = (p.val & 0xf) | (((p.val >>20) & 0x3) << 4)
417 | ((p.val >>14 & 0x3) << 6) | (((p.val >>7) & 0x1f) <<7);
419 else if (instruction->size == 1 && a->size == 0)
420 a->constant = 0;
422 break;
424 case arg_rbase:
425 p = makelongparameter (allWords, inst_bit_size, inst_bit_size);
426 a->constant = p.val;
427 p = makelongparameter (allWords, inst_bit_size - (start_bits + 4),
428 inst_bit_size - start_bits);
429 a->r = p.val;
430 break;
432 case arg_cr:
433 p = makelongparameter (allWords, start_bits + 12, start_bits + 16);
434 a->r = p.val;
435 p = makelongparameter (allWords, inst_bit_size - 16, inst_bit_size);
436 a->constant = p.val;
437 break;
439 case arg_crp:
440 if (instruction->size == 1)
441 p = makelongparameter (allWords, 12, 16);
442 else
443 p = makelongparameter (allWords, start_bits + 12, start_bits + 16);
444 a->rp = p.val;
446 if (inst_bit_size > 32)
448 p = makelongparameter (allWords, inst_bit_size - start_bits - 12,
449 inst_bit_size);
450 a->constant = ((p.val & 0xffff) | (p.val >> 8 & 0xf0000));
452 else if (instruction->size == 2)
454 p = makelongparameter (allWords, inst_bit_size - 16, inst_bit_size);
455 a->constant = p.val;
457 else if (instruction->size == 1 && a->size != 0)
459 p = makelongparameter (allWords, 4, 8);
460 if (IS_INSN_MNEMONIC ("loadw")
461 || IS_INSN_MNEMONIC ("loadd")
462 || IS_INSN_MNEMONIC ("storw")
463 || IS_INSN_MNEMONIC ("stord"))
464 a->constant = (p.val * 2);
465 else
466 a->constant = p.val;
468 else /* below case for 0x0(reg pair) */
469 a->constant = 0;
471 break;
473 case arg_c:
475 if ((IS_INSN_TYPE (BRANCH_INS))
476 || (IS_INSN_MNEMONIC ("bal"))
477 || (IS_INSN_TYPE (CSTBIT_INS))
478 || (IS_INSN_TYPE (LD_STOR_INS)))
480 switch (a->size)
482 case 8 :
483 p = makelongparameter (allWords, 0, start_bits);
484 a->constant = ((((p.val&0xf00)>>4)) | (p.val&0xf));
485 break;
487 case 24:
488 if (instruction->size == 3)
490 p = makelongparameter (allWords, 16, inst_bit_size);
491 a->constant = ((((p.val>>16)&0xf) << 20)
492 | (((p.val>>24)&0xf) << 16)
493 | (p.val & 0xffff));
495 else if (instruction->size == 2)
497 p = makelongparameter (allWords, 8, inst_bit_size);
498 a->constant = p.val;
500 break;
502 default:
503 p = makelongparameter (allWords, inst_bit_size - (start_bits +
504 a->size), inst_bit_size - start_bits);
505 a->constant = p.val;
506 break;
509 else
511 p = makelongparameter (allWords, inst_bit_size -
512 (start_bits + a->size),
513 inst_bit_size - start_bits);
514 a->constant = p.val;
516 break;
518 default:
519 break;
523 /* Print a single argument. */
525 static void
526 print_arg (argument *a, bfd_vma memaddr, struct disassemble_info *info)
528 LONGLONG longdisp, mask;
529 int sign_flag = 0;
530 int relative = 0;
531 bfd_vma number;
532 PTR stream = info->stream;
533 fprintf_ftype func = info->fprintf_func;
535 switch (a->type)
537 case arg_r:
538 func (stream, "%s", getregname (a->r));
539 break;
541 case arg_rp:
542 func (stream, "%s", getregpname (a->rp));
543 break;
545 case arg_pr:
546 func (stream, "%s", getprocregname (a->pr));
547 break;
549 case arg_prp:
550 func (stream, "%s", getprocpregname (a->prp));
551 break;
553 case arg_cc:
554 func (stream, "%s", getccstring (a->cc));
555 func (stream, "%s", "\t");
556 break;
558 case arg_ic:
559 if (IS_INSN_MNEMONIC ("excp"))
561 func (stream, "%s", gettrapstring (a->constant));
562 break;
564 else if ((IS_INSN_TYPE (ARITH_INS) || IS_INSN_TYPE (ARITH_BYTE_INS))
565 && ((instruction->size == 1) && (a->constant == 9)))
566 func (stream, "$%d", -1);
567 else if (INST_HAS_REG_LIST)
568 func (stream, "$0x%lx", a->constant +1);
569 else if (IS_INSN_TYPE (SHIFT_INS))
571 longdisp = a->constant;
572 mask = ((LONGLONG)1 << a->size) - 1;
573 if (longdisp & ((LONGLONG)1 << (a->size -1)))
575 sign_flag = 1;
576 longdisp = ~(longdisp) + 1;
578 a->constant = (unsigned long int) (longdisp & mask);
579 func (stream, "$%d", ((int)(sign_flag ? -a->constant :
580 a->constant)));
582 else
583 func (stream, "$0x%lx", a->constant);
584 switch (a->size)
586 case 4 : case 5 : case 6 : case 8 :
587 func (stream, "%s", ":s"); break;
588 case 16 : case 20 : func (stream, "%s", ":m"); break;
589 case 24 : case 32 : func (stream, "%s", ":l"); break;
590 default: break;
592 break;
594 case arg_idxr:
595 if (a->i_r == 0) func (stream, "[r12]");
596 if (a->i_r == 1) func (stream, "[r13]");
597 func (stream, "0x%lx", a->constant);
598 func (stream, "%s", print_exp_len (instruction->size * 16));
599 break;
601 case arg_idxrp:
602 if (a->i_r == 0) func (stream, "[r12]");
603 if (a->i_r == 1) func (stream, "[r13]");
604 func (stream, "0x%lx", a->constant);
605 func (stream, "%s", print_exp_len (instruction->size * 16));
606 func (stream, "%s", getidxregpname (a->rp));
607 break;
609 case arg_rbase:
610 func (stream, "(%s)", getregname (a->r));
611 break;
613 case arg_cr:
614 func (stream, "0x%lx", a->constant);
615 func (stream, "%s", print_exp_len (instruction->size * 16));
616 func (stream, "(%s)", getregname (a->r));
617 break;
619 case arg_crp:
620 func (stream, "0x%lx", a->constant);
621 func (stream, "%s", print_exp_len (instruction->size * 16));
622 func (stream, "%s", getregpname (a->rp));
623 break;
625 case arg_c:
626 /*Removed the *2 part as because implicit zeros are no more required.
627 Have to fix this as this needs a bit of extension in terms of branch
628 instructions. */
629 if (IS_INSN_TYPE (BRANCH_INS) || IS_INSN_MNEMONIC ("bal"))
631 relative = 1;
632 longdisp = a->constant;
633 /* REVISIT: To sync with WinIDEA and CR16 4.1tools, the below
634 line commented */
635 /* longdisp <<= 1; */
636 mask = ((LONGLONG)1 << a->size) - 1;
637 switch (a->size)
639 case 8 :
641 longdisp <<= 1;
642 if (longdisp & ((LONGLONG)1 << a->size))
644 sign_flag = 1;
645 longdisp = ~(longdisp) + 1;
647 break;
649 case 16 :
650 case 24 :
652 if (longdisp & 1)
654 sign_flag = 1;
655 longdisp = ~(longdisp) + 1;
657 break;
659 default:
660 func (stream, "Wrong offset used in branch/bal instruction");
661 break;
663 a->constant = (unsigned long int) (longdisp & mask);
665 /* For branch Neq instruction it is 2*offset + 2. */
666 else if (IS_INSN_TYPE (BRANCH_NEQ_INS))
667 a->constant = 2 * a->constant + 2;
669 if ((!IS_INSN_TYPE (CSTBIT_INS)) && (!IS_INSN_TYPE (LD_STOR_INS)))
670 (sign_flag) ? func (stream, "%s", "*-"): func (stream, "%s","*+");
672 func (stream, "%s", "0x");
673 number = ((relative ? memaddr : 0) +
674 (sign_flag ? ((- a->constant) & 0xffffffe) : a->constant));
676 (*info->print_address_func) ((number & ((1 << 24) - 1)), info);
678 func (stream, "%s", print_exp_len (instruction->size * 16));
679 break;
681 default:
682 break;
686 /* Print all the arguments of CURRINSN instruction. */
688 static void
689 print_arguments (ins *currInsn, bfd_vma memaddr, struct disassemble_info *info)
691 int i;
693 /* For "pop/push/popret RA instruction only. */
694 if ((IS_INSN_MNEMONIC ("pop")
695 || (IS_INSN_MNEMONIC ("popret")
696 || (IS_INSN_MNEMONIC ("push"))))
697 && currInsn->nargs == 1)
699 info->fprintf_func (info->stream, "RA");
700 return;
703 for (i = 0; i < currInsn->nargs; i++)
705 processing_argument_number = i;
707 /* For "bal (ra), disp17" instruction only. */
708 if ((IS_INSN_MNEMONIC ("bal")) && (i == 0) && instruction->size == 2)
710 info->fprintf_func (info->stream, "(ra),");
711 continue;
714 if ((INST_HAS_REG_LIST) && (i == 2))
715 info->fprintf_func (info->stream, "RA");
716 else
717 print_arg (&currInsn->arg[i], memaddr, info);
719 if ((i != currInsn->nargs - 1) && (!IS_INSN_MNEMONIC ("b")))
720 info->fprintf_func (info->stream, ",");
724 /* Build the instruction's arguments. */
726 static void
727 make_instruction (void)
729 int i;
730 unsigned int shift;
732 for (i = 0; i < currInsn.nargs; i++)
734 argument a;
736 memset (&a, 0, sizeof (a));
737 a.type = getargtype (instruction->operands[i].op_type);
738 a.size = getbits (instruction->operands[i].op_type);
739 shift = instruction->operands[i].shift;
741 make_argument (&a, shift);
742 currInsn.arg[i] = a;
745 /* Calculate instruction size (in bytes). */
746 currInsn.size = instruction->size + (size_changed ? 1 : 0);
747 /* Now in bits. */
748 currInsn.size *= 2;
751 /* Retrieve a single word from a given memory address. */
753 static wordU
754 get_word_at_PC (bfd_vma memaddr, struct disassemble_info *info)
756 bfd_byte buffer[4];
757 int status;
758 wordU insn = 0;
760 status = info->read_memory_func (memaddr, buffer, 2, info);
762 if (status == 0)
763 insn = (wordU) bfd_getl16 (buffer);
765 return insn;
768 /* Retrieve multiple words (3) from a given memory address. */
770 static void
771 get_words_at_PC (bfd_vma memaddr, struct disassemble_info *info)
773 int i;
774 bfd_vma mem;
776 for (i = 0, mem = memaddr; i < 3; i++, mem += 2)
777 words[i] = get_word_at_PC (mem, info);
779 allWords =
780 ((ULONGLONG) words[0] << 32) + ((unsigned long) words[1] << 16) + words[2];
783 /* Prints the instruction by calling print_arguments after proper matching. */
786 print_insn_cr16 (bfd_vma memaddr, struct disassemble_info *info)
788 int is_decoded; /* Nonzero means instruction has a match. */
790 /* Initialize global variables. */
791 imm4flag = 0;
792 size_changed = 0;
794 /* Retrieve the encoding from current memory location. */
795 get_words_at_PC (memaddr, info);
796 /* Find a matching opcode in table. */
797 is_decoded = match_opcode ();
798 /* If found, print the instruction's mnemonic and arguments. */
799 if (is_decoded > 0 && (words[0] << 16 || words[1]) != 0)
801 if (strneq (instruction->mnemonic, "cinv", 4))
802 info->fprintf_func (info->stream,"%s", getcinvstring (instruction->mnemonic));
803 else
804 info->fprintf_func (info->stream, "%s", instruction->mnemonic);
806 if (((currInsn.nargs = get_number_of_operands ()) != 0)
807 && ! (IS_INSN_MNEMONIC ("b")))
808 info->fprintf_func (info->stream, "\t");
809 make_instruction ();
810 /* For push/pop/pushrtn with RA instructions. */
811 if ((INST_HAS_REG_LIST) && ((words[0] >> 7) & 0x1))
812 currInsn.nargs +=1;
813 print_arguments (&currInsn, memaddr, info);
814 return currInsn.size;
817 /* No match found. */
818 info->fprintf_func (info->stream,"%s ",ILLEGAL);
819 return 2;