1 /* $NetBSD: cz.c,v 1.52 2009/05/12 08:23:00 cegger Exp $ */
4 * Copyright (c) 2000 Zembu Labs, Inc.
7 * Authors: Jason R. Thorpe <thorpej@zembu.com>
8 * Bill Studenmund <wrstuden@zembu.com>
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by Zembu Labs, Inc.
21 * 4. Neither the name of Zembu Labs nor the names of its employees may
22 * be used to endorse or promote products derived from this software
23 * without specific prior written permission.
25 * THIS SOFTWARE IS PROVIDED BY ZEMBU LABS, INC. ``AS IS'' AND ANY EXPRESS
26 * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WAR-
27 * RANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DIS-
28 * CLAIMED. IN NO EVENT SHALL ZEMBU LABS BE LIABLE FOR ANY DIRECT, INDIRECT,
29 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
30 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
31 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
32 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
33 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
34 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38 * Cyclades-Z series multi-port serial adapter driver for NetBSD.
42 * - The Cyclades-Z has fully automatic hardware (and software!)
43 * flow control. We only use RTS/CTS flow control here,
44 * and it is implemented in a very simplistic manner. This
45 * may be an area of future work.
47 * - The PLX can map the either the board's RAM or host RAM
48 * into the MIPS's memory window. This would enable us to
49 * use less expensive (for us) memory reads/writes to host
50 * RAM, rather than time-consuming reads/writes to PCI
51 * memory space. However, the PLX can only map a 0-128M
52 * window, so we would have to ensure that the DMA address
53 * of the host RAM fits there. This is kind of a pain,
54 * so we just don't bother right now.
56 * - In a perfect world, we would use the autoconfiguration
57 * mechanism to attach the TTYs that we find. However,
58 * that leads to somewhat icky looking autoconfiguration
59 * messages (one for every TTY, up to 64 per board!). So
60 * we don't do it that way, but assign minors as if there
61 * were the max of 64 ports per board.
63 * - We don't bother with PPS support here. There are so many
64 * ports, each with a large amount of buffer space, that the
65 * normal mode of operation is to poll the boards regularly
66 * (generally, every 20ms or so). This makes this driver
67 * unsuitable for PPS, as the latency will be generally too
71 * This driver inspired by the FreeBSD driver written by Brian J. McGovern
75 #include <sys/cdefs.h>
76 __KERNEL_RCSID(0, "$NetBSD: cz.c,v 1.52 2009/05/12 08:23:00 cegger Exp $");
78 #include <sys/param.h>
79 #include <sys/systm.h>
81 #include <sys/device.h>
82 #include <sys/malloc.h>
86 #include <sys/kernel.h>
87 #include <sys/fcntl.h>
88 #include <sys/syslog.h>
89 #include <sys/kauth.h>
91 #include <sys/callout.h>
93 #include <dev/pci/pcireg.h>
94 #include <dev/pci/pcivar.h>
95 #include <dev/pci/pcidevs.h>
96 #include <dev/pci/czreg.h>
98 #include <dev/pci/plx9060reg.h>
99 #include <dev/pci/plx9060var.h>
101 #include <dev/microcode/cyclades-z/cyzfirm.h>
103 #define CZ_DRIVER_VERSION 0x20000411
105 #define CZ_POLL_MS 20
107 /* These are the interrupts we always use. */
108 #define CZ_INTERRUPTS \
109 (C_IN_MDSR | C_IN_MRI | C_IN_MRTS | C_IN_MCTS | C_IN_TXBEMPTY | \
110 C_IN_TXFEMPTY | C_IN_TXLOWWM | C_IN_RXHIWM | C_IN_RXNNDT | \
111 C_IN_MDCD | C_IN_PR_ERROR | C_IN_FR_ERROR | C_IN_OVR_ERROR | \
112 C_IN_RXOFL | C_IN_IOCTLW | C_IN_RXBRK)
117 * Per-channel (TTY) state.
120 struct cz_softc
*sc_parent
;
123 callout_t sc_diag_ch
;
125 int sc_channel
; /* Also used to flag unattached chan */
126 #define CZTTY_CHANNEL_DEAD -1
128 bus_space_tag_t sc_chan_st
; /* channel space tag */
129 bus_space_handle_t sc_chan_sh
; /* channel space handle */
130 bus_space_handle_t sc_buf_sh
; /* buffer space handle */
139 u_int32_t sc_rs_control_dtr
,
141 sc_chanctl_comm_baud
,
142 sc_chanctl_rs_control
,
143 sc_chanctl_comm_data_l
,
144 sc_chanctl_comm_parity
;
153 struct device cz_dev
; /* generic device info */
154 struct plx9060_config cz_plx
; /* PLX 9060 config info */
155 bus_space_tag_t cz_win_st
; /* window space tag */
156 bus_space_handle_t cz_win_sh
; /* window space handle */
157 callout_t cz_callout
; /* callout for polling-mode */
159 void *cz_ih
; /* interrupt handle */
161 u_int32_t cz_mailbox0
; /* our MAILBOX0 value */
162 int cz_nchannels
; /* number of channels */
163 int cz_nopenchan
; /* number of open channels */
164 struct cztty_softc
*cz_ports
; /* our array of ports */
166 bus_addr_t cz_fwctl
; /* offset of firmware control */
169 static int cz_wait_pci_doorbell(struct cz_softc
*, const char *);
171 static int cz_load_firmware(struct cz_softc
*);
173 static int cz_intr(void *);
174 static void cz_poll(void *);
175 static int cztty_transmit(struct cztty_softc
*, struct tty
*);
176 static int cztty_receive(struct cztty_softc
*, struct tty
*);
178 static struct cztty_softc
*cztty_getttysoftc(dev_t dev
);
179 static int cztty_attached_ttys
;
180 static int cz_timeout_ticks
;
182 static void czttystart(struct tty
*tp
);
183 static int czttyparam(struct tty
*tp
, struct termios
*t
);
184 static void cztty_shutdown(struct cztty_softc
*sc
);
185 static void cztty_modem(struct cztty_softc
*sc
, int onoff
);
186 static void cztty_break(struct cztty_softc
*sc
, int onoff
);
187 static void tiocm_to_cztty(struct cztty_softc
*sc
, u_long how
, int ttybits
);
188 static int cztty_to_tiocm(struct cztty_softc
*sc
);
189 static void cztty_diag(void *arg
);
191 extern struct cfdriver cz_cd
;
194 * Macros to read and write the PLX.
196 #define CZ_PLX_READ(cz, reg) \
197 bus_space_read_4((cz)->cz_plx.plx_st, (cz)->cz_plx.plx_sh, (reg))
198 #define CZ_PLX_WRITE(cz, reg, val) \
199 bus_space_write_4((cz)->cz_plx.plx_st, (cz)->cz_plx.plx_sh, \
203 * Macros to read and write the FPGA. We must already be in the FPGA
206 #define CZ_FPGA_READ(cz, reg) \
207 bus_space_read_4((cz)->cz_win_st, (cz)->cz_win_sh, (reg))
208 #define CZ_FPGA_WRITE(cz, reg, val) \
209 bus_space_write_4((cz)->cz_win_st, (cz)->cz_win_sh, (reg), (val))
212 * Macros to read and write the firmware control structures in board RAM.
214 #define CZ_FWCTL_READ(cz, off) \
215 bus_space_read_4((cz)->cz_win_st, (cz)->cz_win_sh, \
216 (cz)->cz_fwctl + (off))
218 #define CZ_FWCTL_WRITE(cz, off, val) \
219 bus_space_write_4((cz)->cz_win_st, (cz)->cz_win_sh, \
220 (cz)->cz_fwctl + (off), (val))
223 * Convenience macros for cztty routines. PLX window MUST be to RAM.
225 #define CZTTY_CHAN_READ(sc, off) \
226 bus_space_read_4((sc)->sc_chan_st, (sc)->sc_chan_sh, (off))
228 #define CZTTY_CHAN_WRITE(sc, off, val) \
229 bus_space_write_4((sc)->sc_chan_st, (sc)->sc_chan_sh, \
232 #define CZTTY_BUF_READ(sc, off) \
233 bus_space_read_4((sc)->sc_chan_st, (sc)->sc_buf_sh, (off))
235 #define CZTTY_BUF_WRITE(sc, off, val) \
236 bus_space_write_4((sc)->sc_chan_st, (sc)->sc_buf_sh, \
240 * Convenience macros.
242 #define CZ_WIN_RAM(cz) \
244 CZ_PLX_WRITE((cz), PLX_LAS0BA, LOCAL_ADDR0_RAM); \
248 #define CZ_WIN_FPGA(cz) \
250 CZ_PLX_WRITE((cz), PLX_LAS0BA, LOCAL_ADDR0_FPGA); \
254 /*****************************************************************************
255 * Cyclades-Z controller code starts here...
256 *****************************************************************************/
261 * Determine if the given PCI device is a Cyclades-Z board.
264 cz_match(device_t parent
, cfdata_t match
, void *aux
)
266 struct pci_attach_args
*pa
= aux
;
268 if (PCI_VENDOR(pa
->pa_id
) == PCI_VENDOR_CYCLADES
) {
269 switch (PCI_PRODUCT(pa
->pa_id
)) {
270 case PCI_PRODUCT_CYCLADES_CYCLOMZ_2
:
281 * A Cyclades-Z board was found; attach it.
284 cz_attach(device_t parent
, device_t self
, void *aux
)
286 extern const struct cdevsw cz_cdevsw
; /* XXX */
287 struct cz_softc
*cz
= device_private(self
);
288 struct pci_attach_args
*pa
= aux
;
289 pci_intr_handle_t ih
;
290 const char *intrstr
= NULL
;
291 struct cztty_softc
*sc
;
295 aprint_naive(": Multi-port serial controller\n");
296 aprint_normal(": Cyclades-Z multiport serial\n");
298 cz
->cz_plx
.plx_pc
= pa
->pa_pc
;
299 cz
->cz_plx
.plx_tag
= pa
->pa_tag
;
301 if (pci_mapreg_map(pa
, PLX_PCI_RUNTIME_MEMADDR
,
302 PCI_MAPREG_TYPE_MEM
|PCI_MAPREG_MEM_TYPE_32BIT
, 0,
303 &cz
->cz_plx
.plx_st
, &cz
->cz_plx
.plx_sh
, NULL
, NULL
) != 0) {
304 aprint_error_dev(&cz
->cz_dev
, "unable to map PLX registers\n");
307 if (pci_mapreg_map(pa
, PLX_PCI_LOCAL_ADDR0
,
308 PCI_MAPREG_TYPE_MEM
|PCI_MAPREG_MEM_TYPE_32BIT
, 0,
309 &cz
->cz_win_st
, &cz
->cz_win_sh
, NULL
, NULL
) != 0) {
310 aprint_error_dev(&cz
->cz_dev
, "unable to map device window\n");
314 cz
->cz_mailbox0
= CZ_PLX_READ(cz
, PLX_MAILBOX0
);
315 cz
->cz_nopenchan
= 0;
318 * Make sure that the board is completely stopped.
321 CZ_FPGA_WRITE(cz
, FPGA_CPU_STOP
, 0);
324 * Load the board's firmware.
326 if (cz_load_firmware(cz
) != 0)
330 * Now that we're ready to roll, map and establish the interrupt
333 if (pci_intr_map(pa
, &ih
) != 0) {
335 * The common case is for Cyclades-Z boards to run
336 * in polling mode, and thus not have an interrupt
337 * mapped for them. Don't bother reporting that
338 * the interrupt is not mappable, since this isn't
344 intrstr
= pci_intr_string(pa
->pa_pc
, ih
);
345 cz
->cz_ih
= pci_intr_establish(pa
->pa_pc
, ih
, IPL_TTY
,
348 if (cz
->cz_ih
== NULL
) {
349 aprint_error_dev(&cz
->cz_dev
, "unable to establish interrupt");
351 aprint_error(" at %s", intrstr
);
353 /* We will fall-back on polling mode. */
355 aprint_normal_dev(&cz
->cz_dev
, "interrupting at %s\n",
359 if (cz
->cz_ih
== NULL
) {
360 callout_init(&cz
->cz_callout
, 0);
361 if (cz_timeout_ticks
== 0)
362 cz_timeout_ticks
= max(1, hz
* CZ_POLL_MS
/ 1000);
363 aprint_normal_dev(&cz
->cz_dev
, "polling mode, %d ms interval (%d tick%s)\n",
364 CZ_POLL_MS
, cz_timeout_ticks
,
365 cz_timeout_ticks
== 1 ? "" : "s");
369 * Allocate sufficient pointers for the children and
370 * attach them. Set all ports to a reasonable initial
371 * configuration while we're at it:
376 * hardware flow control.
380 if (cz
->cz_nchannels
== 0) {
381 /* No channels? No more work to do! */
385 cz
->cz_ports
= malloc(sizeof(struct cztty_softc
) * cz
->cz_nchannels
,
386 M_DEVBUF
, M_WAITOK
|M_ZERO
);
387 cztty_attached_ttys
+= cz
->cz_nchannels
;
389 for (i
= 0; i
< cz
->cz_nchannels
; i
++) {
390 sc
= &cz
->cz_ports
[i
];
393 sc
->sc_chan_st
= cz
->cz_win_st
;
396 if (bus_space_subregion(cz
->cz_win_st
, cz
->cz_win_sh
,
397 cz
->cz_fwctl
+ ZFIRM_CHNCTL_OFF(i
, 0),
398 ZFIRM_CHNCTL_SIZE
, &sc
->sc_chan_sh
)) {
399 aprint_error_dev(&cz
->cz_dev
,
400 "unable to subregion channel %d control\n", i
);
401 sc
->sc_channel
= CZTTY_CHANNEL_DEAD
;
404 if (bus_space_subregion(cz
->cz_win_st
, cz
->cz_win_sh
,
405 cz
->cz_fwctl
+ ZFIRM_BUFCTL_OFF(i
, 0),
406 ZFIRM_BUFCTL_SIZE
, &sc
->sc_buf_sh
)) {
407 aprint_error_dev(&cz
->cz_dev
,
408 "unable to subregion channel %d buffer\n", i
);
409 sc
->sc_channel
= CZTTY_CHANNEL_DEAD
;
413 callout_init(&sc
->sc_diag_ch
, 0);
416 tp
->t_dev
= makedev(cdevsw_lookup_major(&cz_cdevsw
),
417 (device_unit(&cz
->cz_dev
) * ZFIRM_MAX_CHANNELS
) + i
);
418 tp
->t_oproc
= czttystart
;
419 tp
->t_param
= czttyparam
;
424 CZTTY_CHAN_WRITE(sc
, CHNCTL_OP_MODE
, C_CH_DISABLE
);
425 CZTTY_CHAN_WRITE(sc
, CHNCTL_INTR_ENABLE
, CZ_INTERRUPTS
);
426 CZTTY_CHAN_WRITE(sc
, CHNCTL_SW_FLOW
, 0);
427 CZTTY_CHAN_WRITE(sc
, CHNCTL_FLOW_XON
, 0x11);
428 CZTTY_CHAN_WRITE(sc
, CHNCTL_FLOW_XOFF
, 0x13);
429 CZTTY_CHAN_WRITE(sc
, CHNCTL_COMM_BAUD
, TTYDEF_SPEED
);
430 CZTTY_CHAN_WRITE(sc
, CHNCTL_COMM_PARITY
, C_PR_NONE
);
431 CZTTY_CHAN_WRITE(sc
, CHNCTL_COMM_DATA_L
, C_DL_CS8
| C_DL_1STOP
);
432 CZTTY_CHAN_WRITE(sc
, CHNCTL_COMM_FLAGS
, 0);
433 CZTTY_CHAN_WRITE(sc
, CHNCTL_HW_FLOW
, C_RS_CTS
| C_RS_RTS
);
434 CZTTY_CHAN_WRITE(sc
, CHNCTL_RS_CONTROL
, 0);
438 CFATTACH_DECL(cz
, sizeof(struct cz_softc
),
439 cz_match
, cz_attach
, NULL
, NULL
);
445 * Reset the board via the PLX.
448 cz_reset_board(struct cz_softc
*cz
)
452 reg
= CZ_PLX_READ(cz
, PLX_CONTROL
);
453 CZ_PLX_WRITE(cz
, PLX_CONTROL
, reg
| CONTROL_SWR
);
456 CZ_PLX_WRITE(cz
, PLX_CONTROL
, reg
);
459 /* Now reload the PLX from its EEPROM. */
460 reg
= CZ_PLX_READ(cz
, PLX_CONTROL
);
461 CZ_PLX_WRITE(cz
, PLX_CONTROL
, reg
| CONTROL_RELOADCFG
);
463 CZ_PLX_WRITE(cz
, PLX_CONTROL
, reg
);
470 * Load the ZFIRM firmware into the board's RAM and start it
474 cz_load_firmware(struct cz_softc
*cz
)
476 const struct zfirm_header
*zfh
;
477 const struct zfirm_config
*zfc
;
478 const struct zfirm_block
*zfb
, *zblocks
;
482 int i
, j
, nconfigs
, nblocks
, nbytes
;
484 zfh
= (const struct zfirm_header
*) cycladesz_firmware
;
486 /* Find the config header. */
487 if (le32toh(zfh
->zfh_configoff
) & (sizeof(u_int32_t
) - 1)) {
488 aprint_error_dev(&cz
->cz_dev
, "bad ZFIRM config offset: 0x%x\n",
489 le32toh(zfh
->zfh_configoff
));
492 zfc
= (const struct zfirm_config
*)(cycladesz_firmware
+
493 le32toh(zfh
->zfh_configoff
));
494 nconfigs
= le32toh(zfh
->zfh_nconfig
);
496 /* Locate the correct configuration for our board. */
497 for (i
= 0; i
< nconfigs
; i
++, zfc
++) {
498 if (le32toh(zfc
->zfc_mailbox
) == cz
->cz_mailbox0
&&
499 le32toh(zfc
->zfc_function
) == ZFC_FUNCTION_NORMAL
)
503 aprint_error_dev(&cz
->cz_dev
, "unable to locate config header\n");
507 nblocks
= le32toh(zfc
->zfc_nblocks
);
508 zblocks
= (const struct zfirm_block
*)(cycladesz_firmware
+
509 le32toh(zfh
->zfh_blockoff
));
512 * 8Zo ver. 1 doesn't have an FPGA. Load it on all others if
515 if (cz
->cz_mailbox0
!= MAILBOX0_8Zo_V1
517 && ((CZ_PLX_READ(cz
, PLX_CONTROL
) & CONTROL_FPGA_LOADED
) == 0)
521 aprint_debug_dev(&cz
->cz_dev
, "Loading FPGA...");
524 for (i
= 0; i
< nblocks
; i
++) {
525 /* zfb = zblocks + le32toh(zfc->zfc_blocklist[i]) ?? */
526 zfb
= &zblocks
[le32toh(zfc
->zfc_blocklist
[i
])];
527 if (le32toh(zfb
->zfb_type
) == ZFB_TYPE_FPGA
) {
528 nbytes
= le32toh(zfb
->zfb_size
);
529 cp
= &cycladesz_firmware
[
530 le32toh(zfb
->zfb_fileoff
)];
531 for (j
= 0; j
< nbytes
; j
++, cp
++) {
532 bus_space_write_1(cz
->cz_win_st
,
533 cz
->cz_win_sh
, 0, *cp
);
534 /* FPGA needs 30-100us to settle. */
540 aprint_debug("done\n");
544 /* Now load the firmware. */
547 for (i
= 0; i
< nblocks
; i
++) {
548 /* zfb = zblocks + le32toh(zfc->zfc_blocklist[i]) ?? */
549 zfb
= &zblocks
[le32toh(zfc
->zfc_blocklist
[i
])];
550 if (le32toh(zfb
->zfb_type
) == ZFB_TYPE_FIRMWARE
) {
552 u_int32_t ro
= le32toh(zfb
->zfb_ramoff
);
553 nbytes
= le32toh(zfb
->zfb_size
);
554 lp
= (const u_int32_t
*)
555 &cycladesz_firmware
[le32toh(zfb
->zfb_fileoff
)];
556 for (j
= 0; j
< nbytes
; j
+= 4, lp
++) {
557 bus_space_write_4(cz
->cz_win_st
, cz
->cz_win_sh
,
558 ro
+ j
, le32toh(*lp
));
564 /* Now restart the MIPS. */
566 CZ_FPGA_WRITE(cz
, FPGA_CPU_START
, 0);
568 /* Wait for the MIPS to start, then report the results. */
572 aprint_debug_dev(&cz
->cz_dev
, "waiting for MIPS to start");
574 for (i
= 0; i
< 100; i
++) {
575 fid
= bus_space_read_4(cz
->cz_win_st
, cz
->cz_win_sh
,
577 if (fid
== ZFIRM_SIG
) {
578 /* MIPS has booted. */
580 } else if (fid
== ZFIRM_HLT
) {
582 * The MIPS has halted, usually due to a power
583 * shortage on the expansion module.
585 aprint_error_dev(&cz
->cz_dev
, "MIPS halted; possible power supply "
601 aprint_error_dev(&cz
->cz_dev
,
602 "MIPS failed to start; wanted 0x%08x got 0x%08x\n",
604 aprint_error_dev(&cz
->cz_dev
, "FPGA ID 0x%08x, FPGA version 0x%08x\n",
605 CZ_FPGA_READ(cz
, FPGA_ID
),
606 CZ_FPGA_READ(cz
, FPGA_VERSION
));
611 * Locate the firmware control structures.
613 cz
->cz_fwctl
= bus_space_read_4(cz
->cz_win_st
, cz
->cz_win_sh
,
616 aprint_debug_dev(&cz
->cz_dev
, "FWCTL structure at offset 0x%08lx\n",
620 CZ_FWCTL_WRITE(cz
, BRDCTL_C_OS
, C_OS_BSD
);
621 CZ_FWCTL_WRITE(cz
, BRDCTL_DRVERSION
, CZ_DRIVER_VERSION
);
623 cz
->cz_nchannels
= CZ_FWCTL_READ(cz
, BRDCTL_NCHANNEL
);
625 switch (cz
->cz_mailbox0
) {
626 case MAILBOX0_8Zo_V1
:
627 board
= "Cyclades-8Zo ver. 1";
630 case MAILBOX0_8Zo_V2
:
631 board
= "Cyclades-8Zo ver. 2";
635 board
= "Cyclades-Ze";
639 board
= "unknown Cyclades Z-series";
643 fid
= CZ_FWCTL_READ(cz
, BRDCTL_FWVERSION
);
644 aprint_normal_dev(&cz
->cz_dev
, "%s, ", board
);
645 if (cz
->cz_nchannels
== 0)
646 aprint_normal("no channels attached, ");
648 aprint_normal("%d channels (ttyCZ%04d..ttyCZ%04d), ",
649 cz
->cz_nchannels
, cztty_attached_ttys
,
650 cztty_attached_ttys
+ (cz
->cz_nchannels
- 1));
651 aprint_normal("firmware %x.%x.%x\n",
652 (fid
>> 8) & 0xf, (fid
>> 4) & 0xf, fid
& 0xf);
660 * This card doesn't do interrupts, so scan it for activity every CZ_POLL_MS
667 struct cz_softc
*cz
= arg
;
670 callout_reset(&cz
->cz_callout
, cz_timeout_ticks
, cz_poll
, cz
);
678 * Interrupt service routine.
680 * We either are receiving an interrupt directly from the board, or we are
681 * in polling mode and it's time to poll.
687 u_int command
, channel
, param
;
688 struct cz_softc
*cz
= arg
;
689 struct cztty_softc
*sc
;
692 while ((command
= (CZ_PLX_READ(cz
, PLX_LOCAL_PCI_DOORBELL
) & 0xff))) {
694 channel
= CZ_FWCTL_READ(cz
, BRDCTL_FWCMD_CHANNEL
);
695 param
= CZ_FWCTL_READ(cz
, BRDCTL_FWCMD_PARAM
);
697 /* now clear this interrupt, posslibly enabling another */
698 CZ_PLX_WRITE(cz
, PLX_LOCAL_PCI_DOORBELL
, command
);
700 if (cz
->cz_ports
== NULL
) {
702 printf("%s: interrupt on channel %d, but no channels\n",
703 device_xname(&cz
->cz_dev
), channel
);
708 sc
= &cz
->cz_ports
[channel
];
710 if (sc
->sc_channel
== CZTTY_CHANNEL_DEAD
)
716 case C_CM_TXFEMPTY
: /* transmit cases */
720 if (!ISSET(tp
->t_state
, TS_ISOPEN
)) {
722 printf("%s: tx intr on closed channel %d\n",
723 device_xname(&cz
->cz_dev
), channel
);
728 if (cztty_transmit(sc
, tp
)) {
730 * Do wakeup stuff here.
732 mutex_spin_enter(&tty_lock
); /* XXX */
734 mutex_spin_exit(&tty_lock
); /* XXX */
739 case C_CM_RXNNDT
: /* receive cases */
741 case C_CM_INTBACK2
: /* from restart ?? */
745 if (!ISSET(tp
->t_state
, TS_ISOPEN
)) {
746 CZTTY_BUF_WRITE(sc
, BUFCTL_RX_GET
,
747 CZTTY_BUF_READ(sc
, BUFCTL_RX_PUT
));
751 if (cztty_receive(sc
, tp
)) {
753 * Do wakeup stuff here.
755 mutex_spin_enter(&tty_lock
); /* XXX */
757 mutex_spin_exit(&tty_lock
); /* XXX */
763 if (!ISSET(tp
->t_state
, TS_ISOPEN
))
766 (void) (*tp
->t_linesw
->l_modem
)(tp
,
767 ISSET(C_RS_DCD
, CZTTY_CHAN_READ(sc
,
781 sc
->sc_parity_errors
++;
785 sc
->sc_framing_errors
++;
791 if (sc
->sc_errors
++ == 0)
792 callout_reset(&sc
->sc_diag_ch
, 60 * hz
,
797 if (!ISSET(tp
->t_state
, TS_ISOPEN
))
801 * A break is a \000 character with TTY_FE error
802 * flags set. So TTY_FE by itself works.
804 (*tp
->t_linesw
->l_rint
)(TTY_FE
, tp
);
805 mutex_spin_enter(&tty_lock
); /* XXX */
807 mutex_spin_exit(&tty_lock
); /* XXX */
813 printf("%s: channel %d: Unknown interrupt 0x%x\n",
814 device_xname(&cz
->cz_dev
), sc
->sc_channel
, command
);
824 * cz_wait_pci_doorbell:
826 * Wait for the pci doorbell to be clear - wait for pending
830 cz_wait_pci_doorbell(struct cz_softc
*cz
, const char *wstring
)
834 while (CZ_PLX_READ(cz
, PLX_PCI_LOCAL_DOORBELL
)) {
835 error
= tsleep(cz
, TTIPRI
| PCATCH
, wstring
, max(1, hz
/100));
836 if ((error
!= 0) && (error
!= EWOULDBLOCK
))
842 /*****************************************************************************
843 * Cyclades-Z TTY code starts here...
844 *****************************************************************************/
846 #define CZTTYDIALOUT_MASK 0x80000
848 #define CZTTY_DIALOUT(dev) (minor((dev)) & CZTTYDIALOUT_MASK)
849 #define CZTTY_CZ(sc) ((sc)->sc_parent)
851 #define CZTTY_SOFTC(dev) cztty_getttysoftc(dev)
853 static struct cztty_softc
*
854 cztty_getttysoftc(dev_t dev
)
856 int i
, j
, k
= 0, u
= minor(dev
) & ~CZTTYDIALOUT_MASK
;
857 struct cz_softc
*cz
= NULL
;
859 for (i
= 0, j
= 0; i
< cz_cd
.cd_ndevs
; i
++) {
861 cz
= device_lookup_private(&cz_cd
, i
);
864 if (cz
->cz_ports
== NULL
)
866 j
+= cz
->cz_nchannels
;
871 if (i
>= cz_cd
.cd_ndevs
)
874 return (&cz
->cz_ports
[u
- k
]);
880 * Return a pointer to our tty.
885 struct cztty_softc
*sc
= CZTTY_SOFTC(dev
);
901 cztty_shutdown(struct cztty_softc
*sc
)
903 struct cz_softc
*cz
= CZTTY_CZ(sc
);
904 struct tty
*tp
= sc
->sc_tty
;
909 /* Clear any break condition set with TIOCSBRK. */
913 * Hang up if necessary. Wait a bit, so the other side has time to
914 * notice even if we immediately open the port again.
916 if (ISSET(tp
->t_cflag
, HUPCL
)) {
918 (void) tsleep(tp
, TTIPRI
, ttclos
, hz
);
921 /* Disable the channel. */
922 cz_wait_pci_doorbell(cz
, "czdis");
923 CZTTY_CHAN_WRITE(sc
, CHNCTL_OP_MODE
, C_CH_DISABLE
);
924 CZ_FWCTL_WRITE(cz
, BRDCTL_HCMD_CHANNEL
, sc
->sc_channel
);
925 CZ_PLX_WRITE(cz
, PLX_PCI_LOCAL_DOORBELL
, C_CM_IOCTL
);
927 if ((--cz
->cz_nopenchan
== 0) && (cz
->cz_ih
== NULL
)) {
929 printf("%s: Disabling polling\n", device_xname(&cz
->cz_dev
));
931 callout_stop(&cz
->cz_callout
);
940 * Open a Cyclades-Z serial port.
943 czttyopen(dev_t dev
, int flags
, int mode
, struct lwp
*l
)
945 struct cztty_softc
*sc
= CZTTY_SOFTC(dev
);
953 if (sc
->sc_channel
== CZTTY_CHANNEL_DEAD
)
959 if (kauth_authorize_device_tty(l
->l_cred
, KAUTH_DEVICE_TTY_OPEN
, tp
))
965 * Do the following iff this is a first open.
967 if (!ISSET(tp
->t_state
, TS_ISOPEN
) && (tp
->t_wopen
== 0)) {
972 /* If we're turning things on, enable interrupts */
973 if ((cz
->cz_nopenchan
++ == 0) && (cz
->cz_ih
== NULL
)) {
975 printf("%s: Enabling polling.\n",
976 device_xname(&cz
->cz_dev
));
978 callout_reset(&cz
->cz_callout
, cz_timeout_ticks
,
983 * Enable the channel. Don't actually ring the
984 * doorbell here; czttyparam() will do it for us.
986 cz_wait_pci_doorbell(cz
, "czopen");
988 CZTTY_CHAN_WRITE(sc
, CHNCTL_OP_MODE
, C_CH_ENABLE
);
991 * Initialize the termios status to the defaults. Add in the
992 * sticky bits from TIOCSFLAGS.
995 t
.c_ospeed
= TTYDEF_SPEED
;
996 t
.c_cflag
= TTYDEF_CFLAG
;
997 if (ISSET(sc
->sc_swflags
, TIOCFLAG_CLOCAL
))
998 SET(t
.c_cflag
, CLOCAL
);
999 if (ISSET(sc
->sc_swflags
, TIOCFLAG_CRTSCTS
))
1000 SET(t
.c_cflag
, CRTSCTS
);
1003 * Reset the input and output rings. Do this before
1004 * we call czttyparam(), as that function enables
1007 CZTTY_BUF_WRITE(sc
, BUFCTL_RX_GET
,
1008 CZTTY_BUF_READ(sc
, BUFCTL_RX_PUT
));
1009 CZTTY_BUF_WRITE(sc
, BUFCTL_TX_PUT
,
1010 CZTTY_BUF_READ(sc
, BUFCTL_TX_GET
));
1012 /* Make sure czttyparam() will see changes. */
1014 (void) czttyparam(tp
, &t
);
1015 tp
->t_iflag
= TTYDEF_IFLAG
;
1016 tp
->t_oflag
= TTYDEF_OFLAG
;
1017 tp
->t_lflag
= TTYDEF_LFLAG
;
1022 * Turn on DTR. We must always do this, even if carrier is not
1023 * present, because otherwise we'd have to use TIOCSDTR
1024 * immediately after setting CLOCAL, which applications do not
1025 * expect. We always assert DTR while the device is open
1026 * unless explicitly requested to deassert it.
1033 error
= ttyopen(tp
, CZTTY_DIALOUT(dev
), ISSET(flags
, O_NONBLOCK
));
1037 error
= (*tp
->t_linesw
->l_open
)(dev
, tp
);
1044 if (!ISSET(tp
->t_state
, TS_ISOPEN
) && tp
->t_wopen
== 0) {
1046 * We failed to open the device, and nobody else had it opened.
1047 * Clean up the state as appropriate.
1058 * Close a Cyclades-Z serial port.
1061 czttyclose(dev_t dev
, int flags
, int mode
, struct lwp
*l
)
1063 struct cztty_softc
*sc
= CZTTY_SOFTC(dev
);
1064 struct tty
*tp
= sc
->sc_tty
;
1066 /* XXX This is for cons.c. */
1067 if (!ISSET(tp
->t_state
, TS_ISOPEN
))
1070 (*tp
->t_linesw
->l_close
)(tp
, flags
);
1073 if (!ISSET(tp
->t_state
, TS_ISOPEN
) && tp
->t_wopen
== 0) {
1075 * Although we got a last close, the device may still be in
1076 * use; e.g. if this was the dialout node, and there are still
1077 * processes waiting for carrier on the non-dialout node.
1088 * Read from a Cyclades-Z serial port.
1091 czttyread(dev_t dev
, struct uio
*uio
, int flags
)
1093 struct cztty_softc
*sc
= CZTTY_SOFTC(dev
);
1094 struct tty
*tp
= sc
->sc_tty
;
1096 return ((*tp
->t_linesw
->l_read
)(tp
, uio
, flags
));
1102 * Write to a Cyclades-Z serial port.
1105 czttywrite(dev_t dev
, struct uio
*uio
, int flags
)
1107 struct cztty_softc
*sc
= CZTTY_SOFTC(dev
);
1108 struct tty
*tp
= sc
->sc_tty
;
1110 return ((*tp
->t_linesw
->l_write
)(tp
, uio
, flags
));
1116 * Poll a Cyclades-Z serial port.
1119 czttypoll(dev_t dev
, int events
, struct lwp
*l
)
1121 struct cztty_softc
*sc
= CZTTY_SOFTC(dev
);
1122 struct tty
*tp
= sc
->sc_tty
;
1124 return ((*tp
->t_linesw
->l_poll
)(tp
, events
, l
));
1130 * Perform a control operation on a Cyclades-Z serial port.
1133 czttyioctl(dev_t dev
, u_long cmd
, void *data
, int flag
, struct lwp
*l
)
1135 struct cztty_softc
*sc
= CZTTY_SOFTC(dev
);
1136 struct tty
*tp
= sc
->sc_tty
;
1139 error
= (*tp
->t_linesw
->l_ioctl
)(tp
, cmd
, data
, flag
, l
);
1140 if (error
!= EPASSTHROUGH
)
1143 error
= ttioctl(tp
, cmd
, data
, flag
, l
);
1144 if (error
!= EPASSTHROUGH
)
1161 *(int *)data
= sc
->sc_swflags
;
1165 error
= kauth_authorize_device_tty(l
->l_cred
,
1166 KAUTH_DEVICE_TTY_PRIVSET
, tp
);
1169 sc
->sc_swflags
= *(int *)data
;
1183 tiocm_to_cztty(sc
, cmd
, *(int *)data
);
1187 *(int *)data
= cztty_to_tiocm(sc
);
1191 error
= EPASSTHROUGH
;
1203 * Set or clear BREAK on a port.
1206 cztty_break(struct cztty_softc
*sc
, int onoff
)
1208 struct cz_softc
*cz
= CZTTY_CZ(sc
);
1210 cz_wait_pci_doorbell(cz
, "czbreak");
1212 CZ_FWCTL_WRITE(cz
, BRDCTL_HCMD_CHANNEL
, sc
->sc_channel
);
1213 CZ_PLX_WRITE(cz
, PLX_PCI_LOCAL_DOORBELL
,
1214 onoff
? C_CM_SET_BREAK
: C_CM_CLR_BREAK
);
1220 * Set or clear DTR on a port.
1223 cztty_modem(struct cztty_softc
*sc
, int onoff
)
1225 struct cz_softc
*cz
= CZTTY_CZ(sc
);
1227 if (sc
->sc_rs_control_dtr
== 0)
1230 cz_wait_pci_doorbell(cz
, "czmod");
1233 sc
->sc_chanctl_rs_control
|= sc
->sc_rs_control_dtr
;
1235 sc
->sc_chanctl_rs_control
&= ~sc
->sc_rs_control_dtr
;
1236 CZTTY_CHAN_WRITE(sc
, CHNCTL_RS_CONTROL
, sc
->sc_chanctl_rs_control
);
1238 CZ_FWCTL_WRITE(cz
, BRDCTL_HCMD_CHANNEL
, sc
->sc_channel
);
1239 CZ_PLX_WRITE(cz
, PLX_PCI_LOCAL_DOORBELL
, C_CM_IOCTLM
);
1245 * Process TIOCM* ioctls.
1248 tiocm_to_cztty(struct cztty_softc
*sc
, u_long how
, int ttybits
)
1250 struct cz_softc
*cz
= CZTTY_CZ(sc
);
1251 u_int32_t czttybits
;
1254 if (ISSET(ttybits
, TIOCM_DTR
))
1255 SET(czttybits
, C_RS_DTR
);
1256 if (ISSET(ttybits
, TIOCM_RTS
))
1257 SET(czttybits
, C_RS_RTS
);
1259 cz_wait_pci_doorbell(cz
, "cztiocm");
1263 CLR(sc
->sc_chanctl_rs_control
, czttybits
);
1267 SET(sc
->sc_chanctl_rs_control
, czttybits
);
1271 CLR(sc
->sc_chanctl_rs_control
, C_RS_DTR
| C_RS_RTS
);
1272 SET(sc
->sc_chanctl_rs_control
, czttybits
);
1276 CZTTY_CHAN_WRITE(sc
, CHNCTL_RS_CONTROL
, sc
->sc_chanctl_rs_control
);
1278 CZ_FWCTL_WRITE(cz
, BRDCTL_HCMD_CHANNEL
, sc
->sc_channel
);
1279 CZ_PLX_WRITE(cz
, PLX_PCI_LOCAL_DOORBELL
, C_CM_IOCTLM
);
1285 * Process the TIOCMGET ioctl.
1288 cztty_to_tiocm(struct cztty_softc
*sc
)
1290 struct cz_softc
*cz
= CZTTY_CZ(sc
);
1291 u_int32_t rs_status
, op_mode
;
1294 cz_wait_pci_doorbell(cz
, "cztty");
1296 rs_status
= CZTTY_CHAN_READ(sc
, CHNCTL_RS_STATUS
);
1297 op_mode
= CZTTY_CHAN_READ(sc
, CHNCTL_OP_MODE
);
1299 if (ISSET(rs_status
, C_RS_RTS
))
1300 SET(ttybits
, TIOCM_RTS
);
1301 if (ISSET(rs_status
, C_RS_CTS
))
1302 SET(ttybits
, TIOCM_CTS
);
1303 if (ISSET(rs_status
, C_RS_DCD
))
1304 SET(ttybits
, TIOCM_CAR
);
1305 if (ISSET(rs_status
, C_RS_DTR
))
1306 SET(ttybits
, TIOCM_DTR
);
1307 if (ISSET(rs_status
, C_RS_RI
))
1308 SET(ttybits
, TIOCM_RNG
);
1309 if (ISSET(rs_status
, C_RS_DSR
))
1310 SET(ttybits
, TIOCM_DSR
);
1312 if (ISSET(op_mode
, C_CH_ENABLE
))
1313 SET(ttybits
, TIOCM_LE
);
1321 * Set Cyclades-Z serial port parameters from termios.
1323 * XXX Should just copy the whole termios after making
1324 * XXX sure all the changes could be done.
1327 czttyparam(struct tty
*tp
, struct termios
*t
)
1329 struct cztty_softc
*sc
= CZTTY_SOFTC(tp
->t_dev
);
1330 struct cz_softc
*cz
= CZTTY_CZ(sc
);
1331 u_int32_t rs_status
;
1334 ospeed
= t
->c_ospeed
;
1337 /* Check requested parameters. */
1340 if (t
->c_ispeed
&& t
->c_ispeed
!= ospeed
)
1343 if (ISSET(sc
->sc_swflags
, TIOCFLAG_SOFTCAR
)) {
1349 * If there were no changes, don't do anything. This avoids dropping
1350 * input and improves performance when all we did was frob things like
1353 if (tp
->t_ospeed
== ospeed
&&
1354 tp
->t_cflag
== cflag
)
1358 sc
->sc_chanctl_comm_data_l
= 0;
1359 switch (t
->c_cflag
& CSIZE
) {
1361 sc
->sc_chanctl_comm_data_l
|= C_DL_CS5
;
1365 sc
->sc_chanctl_comm_data_l
|= C_DL_CS6
;
1369 sc
->sc_chanctl_comm_data_l
|= C_DL_CS7
;
1373 sc
->sc_chanctl_comm_data_l
|= C_DL_CS8
;
1378 if (t
->c_cflag
& CSTOPB
) {
1379 if ((sc
->sc_chanctl_comm_data_l
& C_DL_CS
) == C_DL_CS5
)
1380 sc
->sc_chanctl_comm_data_l
|= C_DL_15STOP
;
1382 sc
->sc_chanctl_comm_data_l
|= C_DL_2STOP
;
1384 sc
->sc_chanctl_comm_data_l
|= C_DL_1STOP
;
1387 if (t
->c_cflag
& PARENB
) {
1388 if (t
->c_cflag
& PARODD
)
1389 sc
->sc_chanctl_comm_parity
= C_PR_ODD
;
1391 sc
->sc_chanctl_comm_parity
= C_PR_EVEN
;
1393 sc
->sc_chanctl_comm_parity
= C_PR_NONE
;
1396 * Initialize flow control pins depending on the current flow control
1399 if (ISSET(t
->c_cflag
, CRTSCTS
)) {
1400 sc
->sc_rs_control_dtr
= C_RS_DTR
;
1401 sc
->sc_chanctl_hw_flow
= C_RS_CTS
| C_RS_RTS
;
1402 } else if (ISSET(t
->c_cflag
, MDMBUF
)) {
1403 sc
->sc_rs_control_dtr
= 0;
1404 sc
->sc_chanctl_hw_flow
= C_RS_DCD
| C_RS_DTR
;
1407 * If no flow control, then always set RTS. This will make
1408 * the other side happy if it mistakenly thinks we're doing
1409 * RTS/CTS flow control.
1411 sc
->sc_rs_control_dtr
= C_RS_DTR
| C_RS_RTS
;
1412 sc
->sc_chanctl_hw_flow
= 0;
1413 if (ISSET(sc
->sc_chanctl_rs_control
, C_RS_DTR
))
1414 SET(sc
->sc_chanctl_rs_control
, C_RS_RTS
);
1416 CLR(sc
->sc_chanctl_rs_control
, C_RS_RTS
);
1420 sc
->sc_chanctl_comm_baud
= ospeed
;
1424 tp
->t_ospeed
= t
->c_ospeed
;
1425 tp
->t_cflag
= t
->c_cflag
;
1428 * Now load the channel control structure.
1431 cz_wait_pci_doorbell(cz
, "czparam");
1433 CZTTY_CHAN_WRITE(sc
, CHNCTL_COMM_BAUD
, sc
->sc_chanctl_comm_baud
);
1434 CZTTY_CHAN_WRITE(sc
, CHNCTL_COMM_DATA_L
, sc
->sc_chanctl_comm_data_l
);
1435 CZTTY_CHAN_WRITE(sc
, CHNCTL_COMM_PARITY
, sc
->sc_chanctl_comm_parity
);
1436 CZTTY_CHAN_WRITE(sc
, CHNCTL_HW_FLOW
, sc
->sc_chanctl_hw_flow
);
1437 CZTTY_CHAN_WRITE(sc
, CHNCTL_RS_CONTROL
, sc
->sc_chanctl_rs_control
);
1439 CZ_FWCTL_WRITE(cz
, BRDCTL_HCMD_CHANNEL
, sc
->sc_channel
);
1440 CZ_PLX_WRITE(cz
, PLX_PCI_LOCAL_DOORBELL
, C_CM_IOCTLW
);
1442 cz_wait_pci_doorbell(cz
, "czparam");
1444 CZ_FWCTL_WRITE(cz
, BRDCTL_HCMD_CHANNEL
, sc
->sc_channel
);
1445 CZ_PLX_WRITE(cz
, PLX_PCI_LOCAL_DOORBELL
, C_CM_IOCTLM
);
1447 cz_wait_pci_doorbell(cz
, "czparam");
1450 * Update the tty layer's idea of the carrier bit, in case we changed
1451 * CLOCAL. We don't hang up here; we only do that by explicit
1454 rs_status
= CZTTY_CHAN_READ(sc
, CHNCTL_RS_STATUS
);
1455 (void) (*tp
->t_linesw
->l_modem
)(tp
, ISSET(rs_status
, C_RS_DCD
));
1463 * Start or restart transmission.
1466 czttystart(struct tty
*tp
)
1468 struct cztty_softc
*sc
= CZTTY_SOFTC(tp
->t_dev
);
1472 if (ISSET(tp
->t_state
, TS_BUSY
| TS_TIMEOUT
| TS_TTSTOP
))
1476 cztty_transmit(sc
, tp
);
1484 * Stop output, e.g., for ^S or output flush.
1487 czttystop(struct tty
*tp
, int flag
)
1491 * XXX We don't do anything here, yet. Mostly, I don't know
1492 * XXX exactly how this should be implemented on this device.
1493 * XXX We've given a big chunk of data to the MIPS already,
1494 * XXX and I don't know how we request the MIPS to stop sending
1495 * XXX the data. So, punt for now. --thorpej
1502 * Issue a scheduled diagnostic message.
1505 cztty_diag(void *arg
)
1507 struct cztty_softc
*sc
= arg
;
1508 struct cz_softc
*cz
= CZTTY_CZ(sc
);
1509 u_int overflows
, parity_errors
, framing_errors
;
1514 overflows
= sc
->sc_overflows
;
1515 sc
->sc_overflows
= 0;
1517 parity_errors
= sc
->sc_parity_errors
;
1518 sc
->sc_parity_errors
= 0;
1520 framing_errors
= sc
->sc_framing_errors
;
1521 sc
->sc_framing_errors
= 0;
1528 "%s: channel %d: %u overflow%s, %u parity, %u framing error%s\n",
1529 device_xname(&cz
->cz_dev
), sc
->sc_channel
,
1530 overflows
, overflows
== 1 ? "" : "s",
1532 framing_errors
, framing_errors
== 1 ? "" : "s");
1535 const struct cdevsw cz_cdevsw
= {
1536 czttyopen
, czttyclose
, czttyread
, czttywrite
, czttyioctl
,
1537 czttystop
, czttytty
, czttypoll
, nommap
, ttykqfilter
, D_TTY
1541 * tx and rx ring buffer size macros:
1543 * The transmitter and receiver both use ring buffers. For each one, there
1544 * is a get (consumer) and a put (producer) offset. The get value is the
1545 * next byte to be read from the ring, and the put is the next one to be
1546 * put into the ring. get == put means the ring is empty.
1548 * For each ring, the firmware controls one of (get, put) and this driver
1549 * controls the other. For transmission, this driver updates put to point
1550 * past the valid data, and the firmware moves get as bytes are sent. Likewise
1551 * for receive, the driver controls put, and this driver controls get.
1553 #define TX_MOVEABLE(g, p, s) (((g) > (p)) ? ((g) - (p) - 1) : ((s) - (p)))
1554 #define RX_MOVEABLE(g, p, s) (((g) > (p)) ? ((s) - (g)) : ((p) - (g)))
1559 * Look at the tty for this port and start sending.
1562 cztty_transmit(struct cztty_softc
*sc
, struct tty
*tp
)
1564 struct cz_softc
*cz
= CZTTY_CZ(sc
);
1565 u_int move
, get
, put
, size
, address
;
1567 int error
, done
= 0;
1572 size
= CZTTY_BUF_READ(sc
, BUFCTL_TX_BUFSIZE
);
1573 get
= CZTTY_BUF_READ(sc
, BUFCTL_TX_GET
);
1574 put
= CZTTY_BUF_READ(sc
, BUFCTL_TX_PUT
);
1575 address
= CZTTY_BUF_READ(sc
, BUFCTL_TX_BUFADDR
);
1577 while ((tp
->t_outq
.c_cc
> 0) && ((move
= TX_MOVEABLE(get
, put
, size
)))){
1580 move
= min(tp
->t_outq
.c_cc
, move
);
1581 error
= q_to_b(&tp
->t_outq
, 0, move
);
1582 if (error
!= move
) {
1583 printf("%s: channel %d: error moving to "
1584 "transmit buf\n", device_xname(&cz
->cz_dev
),
1590 move
= min(ndqb(&tp
->t_outq
, 0), move
);
1591 bus_space_write_region_1(cz
->cz_win_st
, cz
->cz_win_sh
,
1592 address
+ put
, tp
->t_outq
.c_cf
, move
);
1593 ndflush(&tp
->t_outq
, move
);
1598 put
= ((put
+ move
) % size
);
1602 CZTTY_BUF_WRITE(sc
, BUFCTL_TX_PUT
, put
);
1608 cztty_receive(struct cztty_softc
*sc
, struct tty
*tp
)
1610 struct cz_softc
*cz
= CZTTY_CZ(sc
);
1611 u_int get
, put
, size
, address
;
1614 size
= CZTTY_BUF_READ(sc
, BUFCTL_RX_BUFSIZE
);
1615 get
= CZTTY_BUF_READ(sc
, BUFCTL_RX_GET
);
1616 put
= CZTTY_BUF_READ(sc
, BUFCTL_RX_PUT
);
1617 address
= CZTTY_BUF_READ(sc
, BUFCTL_RX_BUFADDR
);
1619 while ((get
!= put
) && ((tp
->t_canq
.c_cc
+ tp
->t_rawq
.c_cc
) < tp
->t_hiwat
)) {
1622 ch
= ((char *)fifoaddr
)[get
];
1625 ch
= bus_space_read_1(cz
->cz_win_st
, cz
->cz_win_sh
,
1630 (*tp
->t_linesw
->l_rint
)(ch
, tp
);
1631 get
= (get
+ 1) % size
;
1635 CZTTY_BUF_WRITE(sc
, BUFCTL_RX_GET
, get
);