2 * OMAP4 SMP source file. It contains platform specific fucntions
3 * needed for the linux smp kernel.
5 * Copyright (C) 2009 Texas Instruments, Inc.
8 * Santosh Shilimkar <santosh.shilimkar@ti.com>
10 * Platform file needed for the OMAP4 SMP. This file is based on arm
11 * realview smp platform.
12 * * Copyright (c) 2002 ARM Limited.
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
18 #include <linux/init.h>
19 #include <linux/device.h>
20 #include <linux/smp.h>
23 #include <asm/cacheflush.h>
24 #include <asm/localtimer.h>
25 #include <asm/smp_scu.h>
26 #include <mach/hardware.h>
27 #include <plat/common.h>
29 /* SCU base address */
30 static void __iomem
*scu_base
;
33 * Use SCU config register to count number of cores
35 static inline unsigned int get_core_count(void)
38 return scu_get_core_count(scu_base
);
42 static DEFINE_SPINLOCK(boot_lock
);
44 void __cpuinit
platform_secondary_init(unsigned int cpu
)
49 * If any interrupts are already enabled for the primary
50 * core (e.g. timer irq), then they will not have been enabled
53 gic_cpu_init(0, gic_cpu_base_addr
);
56 * Synchronise with the boot thread.
58 spin_lock(&boot_lock
);
59 spin_unlock(&boot_lock
);
62 int __cpuinit
boot_secondary(unsigned int cpu
, struct task_struct
*idle
)
65 * Set synchronisation state between this boot processor
66 * and the secondary one
68 spin_lock(&boot_lock
);
71 * Update the AuxCoreBoot0 with boot state for secondary core.
72 * omap_secondary_startup() routine will hold the secondary core till
73 * the AuxCoreBoot1 register is updated with cpu state
74 * A barrier is added to ensure that write buffer is drained
76 omap_modify_auxcoreboot0(0x200, 0x0);
81 * Now the secondary core is starting up let it run its
82 * calibrations, then wait for it to finish
84 spin_unlock(&boot_lock
);
89 static void __init
wakeup_secondary(void)
92 * Write the address of secondary startup routine into the
93 * AuxCoreBoot1 where ROM code will jump and start executing
94 * on secondary core once out of WFE
95 * A barrier is added to ensure that write buffer is drained
97 omap_auxcoreboot_addr(virt_to_phys(omap_secondary_startup
));
101 * Send a 'sev' to wake the secondary core from WFE.
102 * Drain the outstanding writes to memory
110 * Initialise the CPU possible map early - this describes the CPUs
111 * which may be present or become present in the system.
113 void __init
smp_init_cpus(void)
115 unsigned int i
, ncores
;
118 scu_base
= ioremap(OMAP44XX_SCU_BASE
, SZ_256
);
121 ncores
= get_core_count();
123 for (i
= 0; i
< ncores
; i
++)
124 set_cpu_possible(i
, true);
127 void __init
smp_prepare_cpus(unsigned int max_cpus
)
129 unsigned int ncores
= get_core_count();
130 unsigned int cpu
= smp_processor_id();
136 "OMAP4: strange core count of 0? Default to 1\n");
140 if (ncores
> NR_CPUS
) {
142 "OMAP4: no. of cores (%d) greater than configured "
143 "maximum of %d - clipping\n",
147 smp_store_cpu_info(cpu
);
150 * are we trying to boot more cores than exist?
152 if (max_cpus
> ncores
)
156 * Initialise the present map, which describes the set of CPUs
157 * actually populated at the present time.
159 for (i
= 0; i
< max_cpus
; i
++)
160 set_cpu_present(i
, true);
164 * Enable the local timer or broadcast device for the
165 * boot CPU, but only if we have more than one CPU.
167 percpu_timer_setup();
170 * Initialise the SCU and wake up the secondary core using
171 * wakeup_secondary().
173 scu_enable(scu_base
);