2 * MT regs definitions, follows on from mipsregs.h
3 * Copyright (C) 2004 - 2005 MIPS Technologies, Inc. All rights reserved.
4 * Elizabeth Clarke et. al.
7 #ifndef _ASM_MIPSMTREGS_H
8 #define _ASM_MIPSMTREGS_H
10 #include <asm/mipsregs.h>
19 #define read_c0_mvpcontrol() __read_32bit_c0_register($0, 1)
20 #define write_c0_mvpcontrol(val) __write_32bit_c0_register($0, 1, val)
22 #define read_c0_mvpconf0() __read_32bit_c0_register($0, 2)
23 #define read_c0_mvpconf1() __read_32bit_c0_register($0, 3)
25 #define read_c0_vpecontrol() __read_32bit_c0_register($1, 1)
26 #define write_c0_vpecontrol(val) __write_32bit_c0_register($1, 1, val)
28 #define read_c0_vpeconf0() __read_32bit_c0_register($1, 2)
29 #define write_c0_vpeconf0(val) __write_32bit_c0_register($1, 2, val)
31 #define read_c0_tcstatus() __read_32bit_c0_register($2, 1)
32 #define write_c0_tcstatus(val) __write_32bit_c0_register($2, 1, val)
34 #define read_c0_tcbind() __read_32bit_c0_register($2, 2)
36 #define read_c0_tccontext() __read_32bit_c0_register($2, 5)
37 #define write_c0_tccontext(val) __write_32bit_c0_register($2, 5, val)
41 * Macros for use in assembly language code
44 #define CP0_MVPCONTROL $0,1
45 #define CP0_MVPCONF0 $0,2
46 #define CP0_MVPCONF1 $0,3
47 #define CP0_VPECONTROL $1,1
48 #define CP0_VPECONF0 $1,2
49 #define CP0_VPECONF1 $1,3
50 #define CP0_YQMASK $1,4
51 #define CP0_VPESCHEDULE $1,5
52 #define CP0_VPESCHEFBK $1,6
53 #define CP0_TCSTATUS $2,1
54 #define CP0_TCBIND $2,2
55 #define CP0_TCRESTART $2,3
56 #define CP0_TCHALT $2,4
57 #define CP0_TCCONTEXT $2,5
58 #define CP0_TCSCHEDULE $2,6
59 #define CP0_TCSCHEFBK $2,7
60 #define CP0_SRSCONF0 $6,1
61 #define CP0_SRSCONF1 $6,2
62 #define CP0_SRSCONF2 $6,3
63 #define CP0_SRSCONF3 $6,4
64 #define CP0_SRSCONF4 $6,5
68 /* MVPControl fields */
69 #define MVPCONTROL_EVP (_ULCAST_(1))
71 #define MVPCONTROL_VPC_SHIFT 1
72 #define MVPCONTROL_VPC (_ULCAST_(1) << MVPCONTROL_VPC_SHIFT)
74 #define MVPCONTROL_STLB_SHIFT 2
75 #define MVPCONTROL_STLB (_ULCAST_(1) << MVPCONTROL_STLB_SHIFT)
79 #define MVPCONF0_PTC_SHIFT 0
80 #define MVPCONF0_PTC ( _ULCAST_(0xff))
81 #define MVPCONF0_PVPE_SHIFT 10
82 #define MVPCONF0_PVPE ( _ULCAST_(0xf) << MVPCONF0_PVPE_SHIFT)
83 #define MVPCONF0_TCA_SHIFT 15
84 #define MVPCONF0_TCA ( _ULCAST_(1) << MVPCONF0_TCA_SHIFT)
85 #define MVPCONF0_PTLBE_SHIFT 16
86 #define MVPCONF0_PTLBE (_ULCAST_(0x3ff) << MVPCONF0_PTLBE_SHIFT)
87 #define MVPCONF0_TLBS_SHIFT 29
88 #define MVPCONF0_TLBS (_ULCAST_(1) << MVPCONF0_TLBS_SHIFT)
89 #define MVPCONF0_M_SHIFT 31
90 #define MVPCONF0_M (_ULCAST_(0x1) << MVPCONF0_M_SHIFT)
94 #define CONFIG3_MT_SHIFT 2
95 #define CONFIG3_MT (_ULCAST_(1) << CONFIG3_MT_SHIFT)
98 /* VPEControl fields (per VPE) */
99 #define VPECONTROL_TARGTC (_ULCAST_(0xff))
101 #define VPECONTROL_TE_SHIFT 15
102 #define VPECONTROL_TE (_ULCAST_(1) << VPECONTROL_TE_SHIFT)
103 #define VPECONTROL_EXCPT_SHIFT 16
104 #define VPECONTROL_EXCPT (_ULCAST_(0x7) << VPECONTROL_EXCPT_SHIFT)
106 /* Thread Exception Codes for EXCPT field */
112 #define THREX_GSSCH 5
114 #define VPECONTROL_GSI_SHIFT 20
115 #define VPECONTROL_GSI (_ULCAST_(1) << VPECONTROL_GSI_SHIFT)
116 #define VPECONTROL_YSI_SHIFT 21
117 #define VPECONTROL_YSI (_ULCAST_(1) << VPECONTROL_YSI_SHIFT)
119 /* VPEConf0 fields (per VPE) */
120 #define VPECONF0_VPA_SHIFT 0
121 #define VPECONF0_VPA (_ULCAST_(1) << VPECONF0_VPA_SHIFT)
122 #define VPECONF0_MVP_SHIFT 1
123 #define VPECONF0_MVP (_ULCAST_(1) << VPECONF0_MVP_SHIFT)
124 #define VPECONF0_XTC_SHIFT 21
125 #define VPECONF0_XTC (_ULCAST_(0xff) << VPECONF0_XTC_SHIFT)
127 /* TCStatus fields (per TC) */
128 #define TCSTATUS_TASID (_ULCAST_(0xff))
129 #define TCSTATUS_IXMT_SHIFT 10
130 #define TCSTATUS_IXMT (_ULCAST_(1) << TCSTATUS_IXMT_SHIFT)
131 #define TCSTATUS_TKSU_SHIFT 11
132 #define TCSTATUS_TKSU (_ULCAST_(3) << TCSTATUS_TKSU_SHIFT)
133 #define TCSTATUS_A_SHIFT 13
134 #define TCSTATUS_A (_ULCAST_(1) << TCSTATUS_A_SHIFT)
135 #define TCSTATUS_DA_SHIFT 15
136 #define TCSTATUS_DA (_ULCAST_(1) << TCSTATUS_DA_SHIFT)
137 #define TCSTATUS_DT_SHIFT 20
138 #define TCSTATUS_DT (_ULCAST_(1) << TCSTATUS_DT_SHIFT)
139 #define TCSTATUS_TDS_SHIFT 21
140 #define TCSTATUS_TDS (_ULCAST_(1) << TCSTATUS_TDS_SHIFT)
141 #define TCSTATUS_TSST_SHIFT 22
142 #define TCSTATUS_TSST (_ULCAST_(1) << TCSTATUS_TSST_SHIFT)
143 #define TCSTATUS_RNST_SHIFT 23
144 #define TCSTATUS_RNST (_ULCAST_(3) << TCSTATUS_RNST_SHIFT)
148 #define TC_YIELDING 2
151 #define TCSTATUS_TMX_SHIFT 27
152 #define TCSTATUS_TMX (_ULCAST_(1) << TCSTATUS_TMX_SHIFT)
153 /* TCStatus TCU bits can use same definitions/offsets as CU bits in Status */
156 #define TCBIND_CURVPE_SHIFT 0
157 #define TCBIND_CURVPE (_ULCAST_(0xf))
159 #define TCBIND_CURTC_SHIFT 21
161 #define TCBIND_CURTC (_ULCAST_(0xff) << TCBIND_CURTC_SHIFT)
164 #define TCHALT_H (_ULCAST_(1))
168 extern void mips_mt_regdump(void);
170 static inline unsigned int dvpe(void)
174 __asm__
__volatile__(
179 " .word 0x41610001 # dvpe $1 \n"
185 instruction_hazard();
190 static inline void __raw_evpe(void)
192 __asm__
__volatile__(
197 " .word 0x41600021 # evpe \n"
202 /* Enable multiMT if previous suggested it should be.
203 EMT_ENABLE to force */
205 #define EVPE_ENABLE MVPCONTROL_EVP
207 static inline void evpe(int previous
)
209 if ((previous
& MVPCONTROL_EVP
))
213 static inline unsigned int dmt(void)
217 __asm__
__volatile__(
221 " .word 0x41610BC1 # dmt $1 \n"
227 instruction_hazard();
232 static inline void __raw_emt(void)
234 __asm__
__volatile__(
243 /* enable multiVPE if previous suggested it should be.
244 EVPE_ENABLE to force */
246 #define EMT_ENABLE VPECONTROL_TE
248 static inline void emt(int previous
)
250 if ((previous
& EMT_ENABLE
))
254 static inline void ehb(void)
256 __asm__
__volatile__(
262 #define mftc0(rt,sel) \
264 unsigned long __res; \
266 __asm__ __volatile__( \
268 " .set mips32r2 \n" \
270 " # mftc0 $1, $" #rt ", " #sel " \n" \
271 " .word 0x41000800 | (" #rt " << 16) | " #sel " \n" \
281 unsigned long __res; \
283 __asm__ __volatile__( \
285 " .set mips32r2 \n" \
286 " mftgpr %0," #rt " \n" \
293 #define mftr(rt,u,sel) \
295 unsigned long __res; \
297 __asm__ __volatile__( \
299 "mftr\t%0, " #rt ", " #u ", " #sel "\n\t" \
306 #define mttgpr(rd,v) \
308 __asm__ __volatile__( \
310 " .set mips32r2 \n" \
313 " # mttgpr $1, " #rd " \n" \
314 " .word 0x41810020 | (" #rd " << 11) \n" \
319 #define mttc0(rd,sel,v) \
321 __asm__ __volatile__( \
323 " .set mips32r2 \n" \
326 " # mttc0 %0," #rd ", " #sel " \n" \
327 " .word 0x41810000 | (" #rd " << 11) | " #sel " \n" \
334 #define mttr(rd,u,sel,v) \
336 __asm__ __volatile__( \
337 "mttr %0," #rd ", " #u ", " #sel \
344 write_c0_vpecontrol((read_c0_vpecontrol()&~VPECONTROL_TARGTC) | (tc)); \
349 /* you *must* set the target tc (settc) before trying to use these */
350 #define read_vpe_c0_vpecontrol() mftc0(1, 1)
351 #define write_vpe_c0_vpecontrol(val) mttc0(1, 1, val)
352 #define read_vpe_c0_vpeconf0() mftc0(1, 2)
353 #define write_vpe_c0_vpeconf0(val) mttc0(1, 2, val)
354 #define read_vpe_c0_status() mftc0(12, 0)
355 #define write_vpe_c0_status(val) mttc0(12, 0, val)
356 #define read_vpe_c0_cause() mftc0(13, 0)
357 #define write_vpe_c0_cause(val) mttc0(13, 0, val)
358 #define read_vpe_c0_config() mftc0(16, 0)
359 #define write_vpe_c0_config(val) mttc0(16, 0, val)
360 #define read_vpe_c0_config1() mftc0(16, 1)
361 #define write_vpe_c0_config1(val) mttc0(16, 1, val)
362 #define read_vpe_c0_config7() mftc0(16, 7)
363 #define write_vpe_c0_config7(val) mttc0(16, 7, val)
364 #define read_vpe_c0_ebase() mftc0(15,1)
365 #define write_vpe_c0_ebase(val) mttc0(15, 1, val)
366 #define write_vpe_c0_compare(val) mttc0(11, 0, val)
370 #define read_tc_c0_tcstatus() mftc0(2, 1)
371 #define write_tc_c0_tcstatus(val) mttc0(2,1,val)
372 #define read_tc_c0_tcbind() mftc0(2, 2)
373 #define write_tc_c0_tcbind(val) mttc0(2,2,val)
374 #define read_tc_c0_tcrestart() mftc0(2, 3)
375 #define write_tc_c0_tcrestart(val) mttc0(2,3,val)
376 #define read_tc_c0_tchalt() mftc0(2, 4)
377 #define write_tc_c0_tchalt(val) mttc0(2,4,val)
378 #define read_tc_c0_tccontext() mftc0(2, 5)
379 #define write_tc_c0_tccontext(val) mttc0(2,5,val)
382 #define read_tc_gpr_sp() mftgpr(29)
383 #define write_tc_gpr_sp(val) mttgpr(29, val)
384 #define read_tc_gpr_gp() mftgpr(28)
385 #define write_tc_gpr_gp(val) mttgpr(28, val)
387 __BUILD_SET_C0(mvpcontrol
)
389 #endif /* Not __ASSEMBLY__ */