4 * I2C adapter for the PXA I2C bus access.
6 * Copyright (C) 2002 Intrinsyc Software Inc.
7 * Copyright (C) 2004-2005 Deep Blue Solutions Ltd.
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
14 * Apr 2002: Initial version [CS]
15 * Jun 2002: Properly seperated algo/adap [FB]
16 * Jan 2003: Fixed several bugs concerning interrupt handling [Kai-Uwe Bloem]
17 * Jan 2003: added limited signal handling [Kai-Uwe Bloem]
18 * Sep 2004: Major rework to ensure efficient bus handling [RMK]
19 * Dec 2004: Added support for PXA27x and slave device probing [Liam Girdwood]
20 * Feb 2005: Rework slave mode handling [RMK]
22 #include <linux/kernel.h>
23 #include <linux/module.h>
24 #include <linux/i2c.h>
25 #include <linux/i2c-id.h>
26 #include <linux/init.h>
27 #include <linux/time.h>
28 #include <linux/sched.h>
29 #include <linux/delay.h>
30 #include <linux/errno.h>
31 #include <linux/interrupt.h>
32 #include <linux/i2c-pxa.h>
33 #include <linux/platform_device.h>
34 #include <linux/err.h>
35 #include <linux/clk.h>
37 #include <asm/hardware.h>
40 #include <asm/arch/i2c.h>
41 #include <asm/arch/pxa-regs.h>
45 wait_queue_head_t wait
;
50 unsigned int slave_addr
;
52 struct i2c_adapter adap
;
54 #ifdef CONFIG_I2C_PXA_SLAVE
55 struct i2c_slave_client
*slave
;
58 unsigned int irqlogidx
;
62 void __iomem
*reg_base
;
70 #define _IBMR(i2c) ((i2c)->reg_base + 0)
71 #define _IDBR(i2c) ((i2c)->reg_base + 8)
72 #define _ICR(i2c) ((i2c)->reg_base + 0x10)
73 #define _ISR(i2c) ((i2c)->reg_base + 0x18)
74 #define _ISAR(i2c) ((i2c)->reg_base + 0x20)
77 * I2C Slave mode address
79 #define I2C_PXA_SLAVE_ADDR 0x1
88 #define BIT(m, s, u) { .mask = m, .set = s, .unset = u }
91 decode_bits(const char *prefix
, const struct bits
*bits
, int num
, u32 val
)
93 printk("%s %08x: ", prefix
, val
);
95 const char *str
= val
& bits
->mask
? bits
->set
: bits
->unset
;
102 static const struct bits isr_bits
[] = {
103 BIT(ISR_RWM
, "RX", "TX"),
104 BIT(ISR_ACKNAK
, "NAK", "ACK"),
105 BIT(ISR_UB
, "Bsy", "Rdy"),
106 BIT(ISR_IBB
, "BusBsy", "BusRdy"),
107 BIT(ISR_SSD
, "SlaveStop", NULL
),
108 BIT(ISR_ALD
, "ALD", NULL
),
109 BIT(ISR_ITE
, "TxEmpty", NULL
),
110 BIT(ISR_IRF
, "RxFull", NULL
),
111 BIT(ISR_GCAD
, "GenCall", NULL
),
112 BIT(ISR_SAD
, "SlaveAddr", NULL
),
113 BIT(ISR_BED
, "BusErr", NULL
),
116 static void decode_ISR(unsigned int val
)
118 decode_bits(KERN_DEBUG
"ISR", isr_bits
, ARRAY_SIZE(isr_bits
), val
);
122 static const struct bits icr_bits
[] = {
123 BIT(ICR_START
, "START", NULL
),
124 BIT(ICR_STOP
, "STOP", NULL
),
125 BIT(ICR_ACKNAK
, "ACKNAK", NULL
),
126 BIT(ICR_TB
, "TB", NULL
),
127 BIT(ICR_MA
, "MA", NULL
),
128 BIT(ICR_SCLE
, "SCLE", "scle"),
129 BIT(ICR_IUE
, "IUE", "iue"),
130 BIT(ICR_GCD
, "GCD", NULL
),
131 BIT(ICR_ITEIE
, "ITEIE", NULL
),
132 BIT(ICR_IRFIE
, "IRFIE", NULL
),
133 BIT(ICR_BEIE
, "BEIE", NULL
),
134 BIT(ICR_SSDIE
, "SSDIE", NULL
),
135 BIT(ICR_ALDIE
, "ALDIE", NULL
),
136 BIT(ICR_SADIE
, "SADIE", NULL
),
137 BIT(ICR_UR
, "UR", "ur"),
140 static void decode_ICR(unsigned int val
)
142 decode_bits(KERN_DEBUG
"ICR", icr_bits
, ARRAY_SIZE(icr_bits
), val
);
146 static unsigned int i2c_debug
= DEBUG
;
148 static void i2c_pxa_show_state(struct pxa_i2c
*i2c
, int lno
, const char *fname
)
150 dev_dbg(&i2c
->adap
.dev
, "state:%s:%d: ISR=%08x, ICR=%08x, IBMR=%02x\n", fname
, lno
,
151 readl(_ISR(i2c
)), readl(_ICR(i2c
)), readl(_IBMR(i2c
)));
154 #define show_state(i2c) i2c_pxa_show_state(i2c, __LINE__, __FUNCTION__)
158 #define show_state(i2c) do { } while (0)
159 #define decode_ISR(val) do { } while (0)
160 #define decode_ICR(val) do { } while (0)
163 #define eedbg(lvl, x...) do { if ((lvl) < 1) { printk(KERN_DEBUG "" x); } } while(0)
165 static void i2c_pxa_master_complete(struct pxa_i2c
*i2c
, int ret
);
167 static void i2c_pxa_scream_blue_murder(struct pxa_i2c
*i2c
, const char *why
)
170 printk("i2c: error: %s\n", why
);
171 printk("i2c: msg_num: %d msg_idx: %d msg_ptr: %d\n",
172 i2c
->msg_num
, i2c
->msg_idx
, i2c
->msg_ptr
);
173 printk("i2c: ICR: %08x ISR: %08x\n"
174 "i2c: log: ", readl(_ICR(i2c
)), readl(_ISR(i2c
)));
175 for (i
= 0; i
< i2c
->irqlogidx
; i
++)
176 printk("[%08x:%08x] ", i2c
->isrlog
[i
], i2c
->icrlog
[i
]);
180 static inline int i2c_pxa_is_slavemode(struct pxa_i2c
*i2c
)
182 return !(readl(_ICR(i2c
)) & ICR_SCLE
);
185 static void i2c_pxa_abort(struct pxa_i2c
*i2c
)
187 unsigned long timeout
= jiffies
+ HZ
/4;
189 if (i2c_pxa_is_slavemode(i2c
)) {
190 dev_dbg(&i2c
->adap
.dev
, "%s: called in slave mode\n", __func__
);
194 while (time_before(jiffies
, timeout
) && (readl(_IBMR(i2c
)) & 0x1) == 0) {
195 unsigned long icr
= readl(_ICR(i2c
));
198 icr
|= ICR_ACKNAK
| ICR_STOP
| ICR_TB
;
200 writel(icr
, _ICR(i2c
));
207 writel(readl(_ICR(i2c
)) & ~(ICR_MA
| ICR_START
| ICR_STOP
),
211 static int i2c_pxa_wait_bus_not_busy(struct pxa_i2c
*i2c
)
213 int timeout
= DEF_TIMEOUT
;
215 while (timeout
-- && readl(_ISR(i2c
)) & (ISR_IBB
| ISR_UB
)) {
216 if ((readl(_ISR(i2c
)) & ISR_SAD
) != 0)
226 return timeout
<= 0 ? I2C_RETRY
: 0;
229 static int i2c_pxa_wait_master(struct pxa_i2c
*i2c
)
231 unsigned long timeout
= jiffies
+ HZ
*4;
233 while (time_before(jiffies
, timeout
)) {
235 dev_dbg(&i2c
->adap
.dev
, "%s: %ld: ISR=%08x, ICR=%08x, IBMR=%02x\n",
236 __func__
, (long)jiffies
, readl(_ISR(i2c
)), readl(_ICR(i2c
)), readl(_IBMR(i2c
)));
238 if (readl(_ISR(i2c
)) & ISR_SAD
) {
240 dev_dbg(&i2c
->adap
.dev
, "%s: Slave detected\n", __func__
);
244 /* wait for unit and bus being not busy, and we also do a
245 * quick check of the i2c lines themselves to ensure they've
248 if ((readl(_ISR(i2c
)) & (ISR_UB
| ISR_IBB
)) == 0 && readl(_IBMR(i2c
)) == 3) {
250 dev_dbg(&i2c
->adap
.dev
, "%s: done\n", __func__
);
258 dev_dbg(&i2c
->adap
.dev
, "%s: did not free\n", __func__
);
263 static int i2c_pxa_set_master(struct pxa_i2c
*i2c
)
266 dev_dbg(&i2c
->adap
.dev
, "setting to bus master\n");
268 if ((readl(_ISR(i2c
)) & (ISR_UB
| ISR_IBB
)) != 0) {
269 dev_dbg(&i2c
->adap
.dev
, "%s: unit is busy\n", __func__
);
270 if (!i2c_pxa_wait_master(i2c
)) {
271 dev_dbg(&i2c
->adap
.dev
, "%s: error: unit busy\n", __func__
);
276 writel(readl(_ICR(i2c
)) | ICR_SCLE
, _ICR(i2c
));
280 #ifdef CONFIG_I2C_PXA_SLAVE
281 static int i2c_pxa_wait_slave(struct pxa_i2c
*i2c
)
283 unsigned long timeout
= jiffies
+ HZ
*1;
289 while (time_before(jiffies
, timeout
)) {
291 dev_dbg(&i2c
->adap
.dev
, "%s: %ld: ISR=%08x, ICR=%08x, IBMR=%02x\n",
292 __func__
, (long)jiffies
, readl(_ISR(i2c
)), readl(_ICR(i2c
)), readl(_IBMR(i2c
)));
294 if ((readl(_ISR(i2c
)) & (ISR_UB
|ISR_IBB
)) == 0 ||
295 (readl(_ISR(i2c
)) & ISR_SAD
) != 0 ||
296 (readl(_ICR(i2c
)) & ICR_SCLE
) == 0) {
298 dev_dbg(&i2c
->adap
.dev
, "%s: done\n", __func__
);
306 dev_dbg(&i2c
->adap
.dev
, "%s: did not free\n", __func__
);
311 * clear the hold on the bus, and take of anything else
312 * that has been configured
314 static void i2c_pxa_set_slave(struct pxa_i2c
*i2c
, int errcode
)
319 udelay(100); /* simple delay */
321 /* we need to wait for the stop condition to end */
323 /* if we where in stop, then clear... */
324 if (readl(_ICR(i2c
)) & ICR_STOP
) {
326 writel(readl(_ICR(i2c
)) & ~ICR_STOP
, _ICR(i2c
));
329 if (!i2c_pxa_wait_slave(i2c
)) {
330 dev_err(&i2c
->adap
.dev
, "%s: wait timedout\n",
336 writel(readl(_ICR(i2c
)) & ~(ICR_STOP
|ICR_ACKNAK
|ICR_MA
), _ICR(i2c
));
337 writel(readl(_ICR(i2c
)) & ~ICR_SCLE
, _ICR(i2c
));
340 dev_dbg(&i2c
->adap
.dev
, "ICR now %08x, ISR %08x\n", readl(_ICR(i2c
)), readl(_ISR(i2c
)));
341 decode_ICR(readl(_ICR(i2c
)));
345 #define i2c_pxa_set_slave(i2c, err) do { } while (0)
348 static void i2c_pxa_reset(struct pxa_i2c
*i2c
)
350 pr_debug("Resetting I2C Controller Unit\n");
352 /* abort any transfer currently under way */
355 /* reset according to 9.8 */
356 writel(ICR_UR
, _ICR(i2c
));
357 writel(I2C_ISR_INIT
, _ISR(i2c
));
358 writel(readl(_ICR(i2c
)) & ~ICR_UR
, _ICR(i2c
));
360 writel(i2c
->slave_addr
, _ISAR(i2c
));
362 /* set control register values */
363 writel(I2C_ICR_INIT
, _ICR(i2c
));
365 #ifdef CONFIG_I2C_PXA_SLAVE
366 dev_info(&i2c
->adap
.dev
, "Enabling slave mode\n");
367 writel(readl(_ICR(i2c
)) | ICR_SADIE
| ICR_ALDIE
| ICR_SSDIE
, _ICR(i2c
));
370 i2c_pxa_set_slave(i2c
, 0);
373 writel(readl(_ICR(i2c
)) | ICR_IUE
, _ICR(i2c
));
378 #ifdef CONFIG_I2C_PXA_SLAVE
383 static void i2c_pxa_slave_txempty(struct pxa_i2c
*i2c
, u32 isr
)
386 /* what should we do here? */
390 if (i2c
->slave
!= NULL
)
391 ret
= i2c
->slave
->read(i2c
->slave
->data
);
393 writel(ret
, _IDBR(i2c
));
394 writel(readl(_ICR(i2c
)) | ICR_TB
, _ICR(i2c
)); /* allow next byte */
398 static void i2c_pxa_slave_rxfull(struct pxa_i2c
*i2c
, u32 isr
)
400 unsigned int byte
= readl(_IDBR(i2c
));
402 if (i2c
->slave
!= NULL
)
403 i2c
->slave
->write(i2c
->slave
->data
, byte
);
405 writel(readl(_ICR(i2c
)) | ICR_TB
, _ICR(i2c
));
408 static void i2c_pxa_slave_start(struct pxa_i2c
*i2c
, u32 isr
)
413 dev_dbg(&i2c
->adap
.dev
, "SAD, mode is slave-%cx\n",
414 (isr
& ISR_RWM
) ? 'r' : 't');
416 if (i2c
->slave
!= NULL
)
417 i2c
->slave
->event(i2c
->slave
->data
,
418 (isr
& ISR_RWM
) ? I2C_SLAVE_EVENT_START_READ
: I2C_SLAVE_EVENT_START_WRITE
);
421 * slave could interrupt in the middle of us generating a
422 * start condition... if this happens, we'd better back off
423 * and stop holding the poor thing up
425 writel(readl(_ICR(i2c
)) & ~(ICR_START
|ICR_STOP
), _ICR(i2c
));
426 writel(readl(_ICR(i2c
)) | ICR_TB
, _ICR(i2c
));
431 if ((readl(_IBMR(i2c
)) & 2) == 2)
437 dev_err(&i2c
->adap
.dev
, "timeout waiting for SCL high\n");
442 writel(readl(_ICR(i2c
)) & ~ICR_SCLE
, _ICR(i2c
));
445 static void i2c_pxa_slave_stop(struct pxa_i2c
*i2c
)
448 dev_dbg(&i2c
->adap
.dev
, "ISR: SSD (Slave Stop)\n");
450 if (i2c
->slave
!= NULL
)
451 i2c
->slave
->event(i2c
->slave
->data
, I2C_SLAVE_EVENT_STOP
);
454 dev_dbg(&i2c
->adap
.dev
, "ISR: SSD (Slave Stop) acked\n");
457 * If we have a master-mode message waiting,
458 * kick it off now that the slave has completed.
461 i2c_pxa_master_complete(i2c
, I2C_RETRY
);
464 static void i2c_pxa_slave_txempty(struct pxa_i2c
*i2c
, u32 isr
)
467 /* what should we do here? */
469 writel(0, _IDBR(i2c
));
470 writel(readl(_ICR(i2c
)) | ICR_TB
, _ICR(i2c
));
474 static void i2c_pxa_slave_rxfull(struct pxa_i2c
*i2c
, u32 isr
)
476 writel(readl(_ICR(i2c
)) | ICR_TB
| ICR_ACKNAK
, _ICR(i2c
));
479 static void i2c_pxa_slave_start(struct pxa_i2c
*i2c
, u32 isr
)
484 * slave could interrupt in the middle of us generating a
485 * start condition... if this happens, we'd better back off
486 * and stop holding the poor thing up
488 writel(readl(_ICR(i2c
)) & ~(ICR_START
|ICR_STOP
), _ICR(i2c
));
489 writel(readl(_ICR(i2c
)) | ICR_TB
| ICR_ACKNAK
, _ICR(i2c
));
494 if ((readl(_IBMR(i2c
)) & 2) == 2)
500 dev_err(&i2c
->adap
.dev
, "timeout waiting for SCL high\n");
505 writel(readl(_ICR(i2c
)) & ~ICR_SCLE
, _ICR(i2c
));
508 static void i2c_pxa_slave_stop(struct pxa_i2c
*i2c
)
511 i2c_pxa_master_complete(i2c
, I2C_RETRY
);
516 * PXA I2C Master mode
519 static inline unsigned int i2c_pxa_addr_byte(struct i2c_msg
*msg
)
521 unsigned int addr
= (msg
->addr
& 0x7f) << 1;
523 if (msg
->flags
& I2C_M_RD
)
529 static inline void i2c_pxa_start_message(struct pxa_i2c
*i2c
)
534 * Step 1: target slave address into IDBR
536 writel(i2c_pxa_addr_byte(i2c
->msg
), _IDBR(i2c
));
539 * Step 2: initiate the write.
541 icr
= readl(_ICR(i2c
)) & ~(ICR_STOP
| ICR_ALDIE
);
542 writel(icr
| ICR_START
| ICR_TB
, _ICR(i2c
));
545 static inline void i2c_pxa_stop_message(struct pxa_i2c
*i2c
)
550 * Clear the STOP and ACK flags
552 icr
= readl(_ICR(i2c
));
553 icr
&= ~(ICR_STOP
| ICR_ACKNAK
);
554 writel(icr
, _ICR(i2c
));
558 * We are protected by the adapter bus mutex.
560 static int i2c_pxa_do_xfer(struct pxa_i2c
*i2c
, struct i2c_msg
*msg
, int num
)
566 * Wait for the bus to become free.
568 ret
= i2c_pxa_wait_bus_not_busy(i2c
);
570 dev_err(&i2c
->adap
.dev
, "i2c_pxa: timeout waiting for bus free\n");
577 ret
= i2c_pxa_set_master(i2c
);
579 dev_err(&i2c
->adap
.dev
, "i2c_pxa_set_master: error %d\n", ret
);
583 spin_lock_irq(&i2c
->lock
);
591 i2c_pxa_start_message(i2c
);
593 spin_unlock_irq(&i2c
->lock
);
596 * The rest of the processing occurs in the interrupt handler.
598 timeout
= wait_event_timeout(i2c
->wait
, i2c
->msg_num
== 0, HZ
* 5);
599 i2c_pxa_stop_message(i2c
);
602 * We place the return code in i2c->msg_idx.
607 i2c_pxa_scream_blue_murder(i2c
, "timeout");
614 * i2c_pxa_master_complete - complete the message and wake up.
616 static void i2c_pxa_master_complete(struct pxa_i2c
*i2c
, int ret
)
627 static void i2c_pxa_irq_txempty(struct pxa_i2c
*i2c
, u32 isr
)
629 u32 icr
= readl(_ICR(i2c
)) & ~(ICR_START
|ICR_STOP
|ICR_ACKNAK
|ICR_TB
);
633 * If ISR_ALD is set, we lost arbitration.
637 * Do we need to do anything here? The PXA docs
638 * are vague about what happens.
640 i2c_pxa_scream_blue_murder(i2c
, "ALD set");
643 * We ignore this error. We seem to see spurious ALDs
644 * for seemingly no reason. If we handle them as I think
645 * they should, we end up causing an I2C error, which
646 * is painful for some systems.
655 * I2C bus error - either the device NAK'd us, or
656 * something more serious happened. If we were NAK'd
657 * on the initial address phase, we can retry.
659 if (isr
& ISR_ACKNAK
) {
660 if (i2c
->msg_ptr
== 0 && i2c
->msg_idx
== 0)
665 i2c_pxa_master_complete(i2c
, ret
);
666 } else if (isr
& ISR_RWM
) {
668 * Read mode. We have just sent the address byte, and
669 * now we must initiate the transfer.
671 if (i2c
->msg_ptr
== i2c
->msg
->len
- 1 &&
672 i2c
->msg_idx
== i2c
->msg_num
- 1)
673 icr
|= ICR_STOP
| ICR_ACKNAK
;
675 icr
|= ICR_ALDIE
| ICR_TB
;
676 } else if (i2c
->msg_ptr
< i2c
->msg
->len
) {
678 * Write mode. Write the next data byte.
680 writel(i2c
->msg
->buf
[i2c
->msg_ptr
++], _IDBR(i2c
));
682 icr
|= ICR_ALDIE
| ICR_TB
;
685 * If this is the last byte of the last message, send
688 if (i2c
->msg_ptr
== i2c
->msg
->len
&&
689 i2c
->msg_idx
== i2c
->msg_num
- 1)
691 } else if (i2c
->msg_idx
< i2c
->msg_num
- 1) {
693 * Next segment of the message.
700 * If we aren't doing a repeated start and address,
701 * go back and try to send the next byte. Note that
702 * we do not support switching the R/W direction here.
704 if (i2c
->msg
->flags
& I2C_M_NOSTART
)
708 * Write the next address.
710 writel(i2c_pxa_addr_byte(i2c
->msg
), _IDBR(i2c
));
713 * And trigger a repeated start, and send the byte.
716 icr
|= ICR_START
| ICR_TB
;
718 if (i2c
->msg
->len
== 0) {
720 * Device probes have a message length of zero
721 * and need the bus to be reset before it can
726 i2c_pxa_master_complete(i2c
, 0);
729 i2c
->icrlog
[i2c
->irqlogidx
-1] = icr
;
731 writel(icr
, _ICR(i2c
));
735 static void i2c_pxa_irq_rxfull(struct pxa_i2c
*i2c
, u32 isr
)
737 u32 icr
= readl(_ICR(i2c
)) & ~(ICR_START
|ICR_STOP
|ICR_ACKNAK
|ICR_TB
);
742 i2c
->msg
->buf
[i2c
->msg_ptr
++] = readl(_IDBR(i2c
));
744 if (i2c
->msg_ptr
< i2c
->msg
->len
) {
746 * If this is the last byte of the last
747 * message, send a STOP.
749 if (i2c
->msg_ptr
== i2c
->msg
->len
- 1)
750 icr
|= ICR_STOP
| ICR_ACKNAK
;
752 icr
|= ICR_ALDIE
| ICR_TB
;
754 i2c_pxa_master_complete(i2c
, 0);
757 i2c
->icrlog
[i2c
->irqlogidx
-1] = icr
;
759 writel(icr
, _ICR(i2c
));
762 static irqreturn_t
i2c_pxa_handler(int this_irq
, void *dev_id
)
764 struct pxa_i2c
*i2c
= dev_id
;
765 u32 isr
= readl(_ISR(i2c
));
767 if (i2c_debug
> 2 && 0) {
768 dev_dbg(&i2c
->adap
.dev
, "%s: ISR=%08x, ICR=%08x, IBMR=%02x\n",
769 __func__
, isr
, readl(_ICR(i2c
)), readl(_IBMR(i2c
)));
773 if (i2c
->irqlogidx
< ARRAY_SIZE(i2c
->isrlog
))
774 i2c
->isrlog
[i2c
->irqlogidx
++] = isr
;
779 * Always clear all pending IRQs.
781 writel(isr
& (ISR_SSD
|ISR_ALD
|ISR_ITE
|ISR_IRF
|ISR_SAD
|ISR_BED
), _ISR(i2c
));
784 i2c_pxa_slave_start(i2c
, isr
);
786 i2c_pxa_slave_stop(i2c
);
788 if (i2c_pxa_is_slavemode(i2c
)) {
790 i2c_pxa_slave_txempty(i2c
, isr
);
792 i2c_pxa_slave_rxfull(i2c
, isr
);
793 } else if (i2c
->msg
) {
795 i2c_pxa_irq_txempty(i2c
, isr
);
797 i2c_pxa_irq_rxfull(i2c
, isr
);
799 i2c_pxa_scream_blue_murder(i2c
, "spurious irq");
806 static int i2c_pxa_xfer(struct i2c_adapter
*adap
, struct i2c_msg msgs
[], int num
)
808 struct pxa_i2c
*i2c
= adap
->algo_data
;
811 /* If the I2C controller is disabled we need to reset it (probably due
812 to a suspend/resume destroying state). We do this here as we can then
813 avoid worrying about resuming the controller before its users. */
814 if (!(readl(_ICR(i2c
)) & ICR_IUE
))
817 for (i
= adap
->retries
; i
>= 0; i
--) {
818 ret
= i2c_pxa_do_xfer(i2c
, msgs
, num
);
819 if (ret
!= I2C_RETRY
)
823 dev_dbg(&adap
->dev
, "Retrying transmission\n");
826 i2c_pxa_scream_blue_murder(i2c
, "exhausted retries");
829 i2c_pxa_set_slave(i2c
, ret
);
833 static u32
i2c_pxa_functionality(struct i2c_adapter
*adap
)
835 return I2C_FUNC_I2C
| I2C_FUNC_SMBUS_EMUL
;
838 static const struct i2c_algorithm i2c_pxa_algorithm
= {
839 .master_xfer
= i2c_pxa_xfer
,
840 .functionality
= i2c_pxa_functionality
,
843 #define res_len(r) ((r)->end - (r)->start + 1)
844 static int i2c_pxa_probe(struct platform_device
*dev
)
847 struct resource
*res
;
848 struct i2c_pxa_platform_data
*plat
= dev
->dev
.platform_data
;
852 res
= platform_get_resource(dev
, IORESOURCE_MEM
, 0);
853 irq
= platform_get_irq(dev
, 0);
854 if (res
== NULL
|| irq
< 0)
857 if (!request_mem_region(res
->start
, res_len(res
), res
->name
))
860 i2c
= kzalloc(sizeof(struct pxa_i2c
), GFP_KERNEL
);
866 i2c
->adap
.owner
= THIS_MODULE
;
867 i2c
->adap
.algo
= &i2c_pxa_algorithm
;
868 i2c
->adap
.retries
= 5;
870 spin_lock_init(&i2c
->lock
);
871 init_waitqueue_head(&i2c
->wait
);
873 sprintf(i2c
->adap
.name
, "pxa_i2c-i2c.%u", dev
->id
);
875 i2c
->clk
= clk_get(&dev
->dev
, "I2CCLK");
876 if (IS_ERR(i2c
->clk
)) {
877 ret
= PTR_ERR(i2c
->clk
);
881 i2c
->reg_base
= ioremap(res
->start
, res_len(res
));
882 if (!i2c
->reg_base
) {
887 i2c
->iobase
= res
->start
;
888 i2c
->iosize
= res_len(res
);
892 i2c
->slave_addr
= I2C_PXA_SLAVE_ADDR
;
894 #ifdef CONFIG_I2C_PXA_SLAVE
896 i2c
->slave_addr
= plat
->slave_addr
;
897 i2c
->slave
= plat
->slave
;
901 clk_enable(i2c
->clk
);
905 pxa_gpio_mode(GPIO117_I2CSCL_MD
);
906 pxa_gpio_mode(GPIO118_I2CSDA_MD
);
915 ret
= request_irq(irq
, i2c_pxa_handler
, IRQF_DISABLED
,
916 i2c
->adap
.name
, i2c
);
923 i2c
->adap
.algo_data
= i2c
;
924 i2c
->adap
.dev
.parent
= &dev
->dev
;
927 i2c
->adap
.class = plat
->class;
931 * If "dev->id" is negative we consider it as zero.
932 * The reason to do so is to avoid sysfs names that only make
933 * sense when there are multiple adapters.
935 i2c
->adap
.nr
= dev
->id
!= -1 ? dev
->id
: 0;
937 ret
= i2c_add_numbered_adapter(&i2c
->adap
);
939 printk(KERN_INFO
"I2C: Failed to add bus\n");
943 platform_set_drvdata(dev
, i2c
);
945 #ifdef CONFIG_I2C_PXA_SLAVE
946 printk(KERN_INFO
"I2C: %s: PXA I2C adapter, slave address %d\n",
947 i2c
->adap
.dev
.bus_id
, i2c
->slave_addr
);
949 printk(KERN_INFO
"I2C: %s: PXA I2C adapter\n",
950 i2c
->adap
.dev
.bus_id
);
957 clk_disable(i2c
->clk
);
962 PCFR
&= ~PCFR_PI2CEN
;
971 release_mem_region(res
->start
, res_len(res
));
975 static int i2c_pxa_remove(struct platform_device
*dev
)
977 struct pxa_i2c
*i2c
= platform_get_drvdata(dev
);
979 platform_set_drvdata(dev
, NULL
);
981 i2c_del_adapter(&i2c
->adap
);
982 free_irq(i2c
->irq
, i2c
);
984 clk_disable(i2c
->clk
);
990 PCFR
&= ~PCFR_PI2CEN
;
995 release_mem_region(i2c
->iobase
, i2c
->iosize
);
1001 static struct platform_driver i2c_pxa_driver
= {
1002 .probe
= i2c_pxa_probe
,
1003 .remove
= i2c_pxa_remove
,
1005 .name
= "pxa2xx-i2c",
1009 static int __init
i2c_adap_pxa_init(void)
1011 return platform_driver_register(&i2c_pxa_driver
);
1014 static void i2c_adap_pxa_exit(void)
1016 return platform_driver_unregister(&i2c_pxa_driver
);
1019 MODULE_LICENSE("GPL");
1021 module_init(i2c_adap_pxa_init
);
1022 module_exit(i2c_adap_pxa_exit
);