2 * QLogic QLA3xxx NIC HBA Driver
3 * Copyright (c) 2003-2006 QLogic Corporation
5 * See LICENSE.qla3xxx for copyright and licensing details.
8 #include <linux/kernel.h>
9 #include <linux/init.h>
10 #include <linux/types.h>
11 #include <linux/module.h>
12 #include <linux/list.h>
13 #include <linux/pci.h>
14 #include <linux/dma-mapping.h>
15 #include <linux/sched.h>
16 #include <linux/slab.h>
17 #include <linux/dmapool.h>
18 #include <linux/mempool.h>
19 #include <linux/spinlock.h>
20 #include <linux/kthread.h>
21 #include <linux/interrupt.h>
22 #include <linux/errno.h>
23 #include <linux/ioport.h>
26 #include <linux/if_arp.h>
27 #include <linux/if_ether.h>
28 #include <linux/netdevice.h>
29 #include <linux/etherdevice.h>
30 #include <linux/ethtool.h>
31 #include <linux/skbuff.h>
32 #include <linux/rtnetlink.h>
33 #include <linux/if_vlan.h>
34 #include <linux/delay.h>
39 #define DRV_NAME "qla3xxx"
40 #define DRV_STRING "QLogic ISP3XXX Network Driver"
41 #define DRV_VERSION "v2.03.00-k4"
42 #define PFX DRV_NAME " "
44 static const char ql3xxx_driver_name
[] = DRV_NAME
;
45 static const char ql3xxx_driver_version
[] = DRV_VERSION
;
47 MODULE_AUTHOR("QLogic Corporation");
48 MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION
" ");
49 MODULE_LICENSE("GPL");
50 MODULE_VERSION(DRV_VERSION
);
52 static const u32 default_msg
53 = NETIF_MSG_DRV
| NETIF_MSG_PROBE
| NETIF_MSG_LINK
54 | NETIF_MSG_IFUP
| NETIF_MSG_IFDOWN
;
56 static int debug
= -1; /* defaults above */
57 module_param(debug
, int, 0);
58 MODULE_PARM_DESC(debug
, "Debug level (0=none,...,16=all)");
61 module_param(msi
, int, 0);
62 MODULE_PARM_DESC(msi
, "Turn on Message Signaled Interrupts.");
64 static struct pci_device_id ql3xxx_pci_tbl
[] __devinitdata
= {
65 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, QL3022_DEVICE_ID
)},
66 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, QL3032_DEVICE_ID
)},
67 /* required last entry */
71 MODULE_DEVICE_TABLE(pci
, ql3xxx_pci_tbl
);
74 * These are the known PHY's which are used
84 PHY_DEVICE_et phyDevice
;
90 static const PHY_DEVICE_INFO_t PHY_DEVICES
[] =
91 {{PHY_TYPE_UNKNOWN
, 0x000000, 0x0, "PHY_TYPE_UNKNOWN"},
92 {PHY_VITESSE_VSC8211
, 0x0003f1, 0xb, "PHY_VITESSE_VSC8211"},
93 {PHY_AGERE_ET1011C
, 0x00a0bc, 0x1, "PHY_AGERE_ET1011C"},
98 * Caller must take hw_lock.
100 static int ql_sem_spinlock(struct ql3_adapter
*qdev
,
101 u32 sem_mask
, u32 sem_bits
)
103 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
105 unsigned int seconds
= 3;
108 writel((sem_mask
| sem_bits
),
109 &port_regs
->CommonRegs
.semaphoreReg
);
110 value
= readl(&port_regs
->CommonRegs
.semaphoreReg
);
111 if ((value
& (sem_mask
>> 16)) == sem_bits
)
118 static void ql_sem_unlock(struct ql3_adapter
*qdev
, u32 sem_mask
)
120 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
121 writel(sem_mask
, &port_regs
->CommonRegs
.semaphoreReg
);
122 readl(&port_regs
->CommonRegs
.semaphoreReg
);
125 static int ql_sem_lock(struct ql3_adapter
*qdev
, u32 sem_mask
, u32 sem_bits
)
127 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
130 writel((sem_mask
| sem_bits
), &port_regs
->CommonRegs
.semaphoreReg
);
131 value
= readl(&port_regs
->CommonRegs
.semaphoreReg
);
132 return ((value
& (sem_mask
>> 16)) == sem_bits
);
136 * Caller holds hw_lock.
138 static int ql_wait_for_drvr_lock(struct ql3_adapter
*qdev
)
143 if (!ql_sem_lock(qdev
,
145 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
)
151 printk(KERN_ERR PFX
"%s: Timed out waiting for "
157 printk(KERN_DEBUG PFX
158 "%s: driver lock acquired.\n",
165 static void ql_set_register_page(struct ql3_adapter
*qdev
, u32 page
)
167 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
169 writel(((ISP_CONTROL_NP_MASK
<< 16) | page
),
170 &port_regs
->CommonRegs
.ispControlStatus
);
171 readl(&port_regs
->CommonRegs
.ispControlStatus
);
172 qdev
->current_page
= page
;
175 static u32
ql_read_common_reg_l(struct ql3_adapter
*qdev
,
179 unsigned long hw_flags
;
181 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
183 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
188 static u32
ql_read_common_reg(struct ql3_adapter
*qdev
,
194 static u32
ql_read_page0_reg_l(struct ql3_adapter
*qdev
, u32 __iomem
*reg
)
197 unsigned long hw_flags
;
199 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
201 if (qdev
->current_page
!= 0)
202 ql_set_register_page(qdev
,0);
205 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
209 static u32
ql_read_page0_reg(struct ql3_adapter
*qdev
, u32 __iomem
*reg
)
211 if (qdev
->current_page
!= 0)
212 ql_set_register_page(qdev
,0);
216 static void ql_write_common_reg_l(struct ql3_adapter
*qdev
,
217 u32 __iomem
*reg
, u32 value
)
219 unsigned long hw_flags
;
221 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
224 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
228 static void ql_write_common_reg(struct ql3_adapter
*qdev
,
229 u32 __iomem
*reg
, u32 value
)
236 static void ql_write_nvram_reg(struct ql3_adapter
*qdev
,
237 u32 __iomem
*reg
, u32 value
)
245 static void ql_write_page0_reg(struct ql3_adapter
*qdev
,
246 u32 __iomem
*reg
, u32 value
)
248 if (qdev
->current_page
!= 0)
249 ql_set_register_page(qdev
,0);
256 * Caller holds hw_lock. Only called during init.
258 static void ql_write_page1_reg(struct ql3_adapter
*qdev
,
259 u32 __iomem
*reg
, u32 value
)
261 if (qdev
->current_page
!= 1)
262 ql_set_register_page(qdev
,1);
269 * Caller holds hw_lock. Only called during init.
271 static void ql_write_page2_reg(struct ql3_adapter
*qdev
,
272 u32 __iomem
*reg
, u32 value
)
274 if (qdev
->current_page
!= 2)
275 ql_set_register_page(qdev
,2);
281 static void ql_disable_interrupts(struct ql3_adapter
*qdev
)
283 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
285 ql_write_common_reg_l(qdev
, &port_regs
->CommonRegs
.ispInterruptMaskReg
,
286 (ISP_IMR_ENABLE_INT
<< 16));
290 static void ql_enable_interrupts(struct ql3_adapter
*qdev
)
292 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
294 ql_write_common_reg_l(qdev
, &port_regs
->CommonRegs
.ispInterruptMaskReg
,
295 ((0xff << 16) | ISP_IMR_ENABLE_INT
));
299 static void ql_release_to_lrg_buf_free_list(struct ql3_adapter
*qdev
,
300 struct ql_rcv_buf_cb
*lrg_buf_cb
)
304 lrg_buf_cb
->next
= NULL
;
306 if (qdev
->lrg_buf_free_tail
== NULL
) { /* The list is empty */
307 qdev
->lrg_buf_free_head
= qdev
->lrg_buf_free_tail
= lrg_buf_cb
;
309 qdev
->lrg_buf_free_tail
->next
= lrg_buf_cb
;
310 qdev
->lrg_buf_free_tail
= lrg_buf_cb
;
313 if (!lrg_buf_cb
->skb
) {
314 lrg_buf_cb
->skb
= netdev_alloc_skb(qdev
->ndev
,
315 qdev
->lrg_buffer_len
);
316 if (unlikely(!lrg_buf_cb
->skb
)) {
317 printk(KERN_ERR PFX
"%s: failed netdev_alloc_skb().\n",
319 qdev
->lrg_buf_skb_check
++;
322 * We save some space to copy the ethhdr from first
325 skb_reserve(lrg_buf_cb
->skb
, QL_HEADER_SPACE
);
326 map
= pci_map_single(qdev
->pdev
,
327 lrg_buf_cb
->skb
->data
,
328 qdev
->lrg_buffer_len
-
331 err
= pci_dma_mapping_error(map
);
333 printk(KERN_ERR
"%s: PCI mapping failed with error: %d\n",
334 qdev
->ndev
->name
, err
);
335 dev_kfree_skb(lrg_buf_cb
->skb
);
336 lrg_buf_cb
->skb
= NULL
;
338 qdev
->lrg_buf_skb_check
++;
342 lrg_buf_cb
->buf_phy_addr_low
=
343 cpu_to_le32(LS_64BITS(map
));
344 lrg_buf_cb
->buf_phy_addr_high
=
345 cpu_to_le32(MS_64BITS(map
));
346 pci_unmap_addr_set(lrg_buf_cb
, mapaddr
, map
);
347 pci_unmap_len_set(lrg_buf_cb
, maplen
,
348 qdev
->lrg_buffer_len
-
353 qdev
->lrg_buf_free_count
++;
356 static struct ql_rcv_buf_cb
*ql_get_from_lrg_buf_free_list(struct ql3_adapter
359 struct ql_rcv_buf_cb
*lrg_buf_cb
;
361 if ((lrg_buf_cb
= qdev
->lrg_buf_free_head
) != NULL
) {
362 if ((qdev
->lrg_buf_free_head
= lrg_buf_cb
->next
) == NULL
)
363 qdev
->lrg_buf_free_tail
= NULL
;
364 qdev
->lrg_buf_free_count
--;
370 static u32 addrBits
= EEPROM_NO_ADDR_BITS
;
371 static u32 dataBits
= EEPROM_NO_DATA_BITS
;
373 static void fm93c56a_deselect(struct ql3_adapter
*qdev
);
374 static void eeprom_readword(struct ql3_adapter
*qdev
, u32 eepromAddr
,
375 unsigned short *value
);
378 * Caller holds hw_lock.
380 static void fm93c56a_select(struct ql3_adapter
*qdev
)
382 struct ql3xxx_port_registers __iomem
*port_regs
=
383 qdev
->mem_map_registers
;
385 qdev
->eeprom_cmd_data
= AUBURN_EEPROM_CS_1
;
386 ql_write_nvram_reg(qdev
, &port_regs
->CommonRegs
.serialPortInterfaceReg
,
387 ISP_NVRAM_MASK
| qdev
->eeprom_cmd_data
);
388 ql_write_nvram_reg(qdev
, &port_regs
->CommonRegs
.serialPortInterfaceReg
,
389 ((ISP_NVRAM_MASK
<< 16) | qdev
->eeprom_cmd_data
));
393 * Caller holds hw_lock.
395 static void fm93c56a_cmd(struct ql3_adapter
*qdev
, u32 cmd
, u32 eepromAddr
)
401 struct ql3xxx_port_registers __iomem
*port_regs
=
402 qdev
->mem_map_registers
;
404 /* Clock in a zero, then do the start bit */
405 ql_write_nvram_reg(qdev
, &port_regs
->CommonRegs
.serialPortInterfaceReg
,
406 ISP_NVRAM_MASK
| qdev
->eeprom_cmd_data
|
408 ql_write_nvram_reg(qdev
, &port_regs
->CommonRegs
.serialPortInterfaceReg
,
409 ISP_NVRAM_MASK
| qdev
->
410 eeprom_cmd_data
| AUBURN_EEPROM_DO_1
|
411 AUBURN_EEPROM_CLK_RISE
);
412 ql_write_nvram_reg(qdev
, &port_regs
->CommonRegs
.serialPortInterfaceReg
,
413 ISP_NVRAM_MASK
| qdev
->
414 eeprom_cmd_data
| AUBURN_EEPROM_DO_1
|
415 AUBURN_EEPROM_CLK_FALL
);
417 mask
= 1 << (FM93C56A_CMD_BITS
- 1);
418 /* Force the previous data bit to be different */
419 previousBit
= 0xffff;
420 for (i
= 0; i
< FM93C56A_CMD_BITS
; i
++) {
422 (cmd
& mask
) ? AUBURN_EEPROM_DO_1
: AUBURN_EEPROM_DO_0
;
423 if (previousBit
!= dataBit
) {
425 * If the bit changed, then change the DO state to
428 ql_write_nvram_reg(qdev
,
429 &port_regs
->CommonRegs
.
430 serialPortInterfaceReg
,
431 ISP_NVRAM_MASK
| qdev
->
432 eeprom_cmd_data
| dataBit
);
433 previousBit
= dataBit
;
435 ql_write_nvram_reg(qdev
,
436 &port_regs
->CommonRegs
.
437 serialPortInterfaceReg
,
438 ISP_NVRAM_MASK
| qdev
->
439 eeprom_cmd_data
| dataBit
|
440 AUBURN_EEPROM_CLK_RISE
);
441 ql_write_nvram_reg(qdev
,
442 &port_regs
->CommonRegs
.
443 serialPortInterfaceReg
,
444 ISP_NVRAM_MASK
| qdev
->
445 eeprom_cmd_data
| dataBit
|
446 AUBURN_EEPROM_CLK_FALL
);
450 mask
= 1 << (addrBits
- 1);
451 /* Force the previous data bit to be different */
452 previousBit
= 0xffff;
453 for (i
= 0; i
< addrBits
; i
++) {
455 (eepromAddr
& mask
) ? AUBURN_EEPROM_DO_1
:
457 if (previousBit
!= dataBit
) {
459 * If the bit changed, then change the DO state to
462 ql_write_nvram_reg(qdev
,
463 &port_regs
->CommonRegs
.
464 serialPortInterfaceReg
,
465 ISP_NVRAM_MASK
| qdev
->
466 eeprom_cmd_data
| dataBit
);
467 previousBit
= dataBit
;
469 ql_write_nvram_reg(qdev
,
470 &port_regs
->CommonRegs
.
471 serialPortInterfaceReg
,
472 ISP_NVRAM_MASK
| qdev
->
473 eeprom_cmd_data
| dataBit
|
474 AUBURN_EEPROM_CLK_RISE
);
475 ql_write_nvram_reg(qdev
,
476 &port_regs
->CommonRegs
.
477 serialPortInterfaceReg
,
478 ISP_NVRAM_MASK
| qdev
->
479 eeprom_cmd_data
| dataBit
|
480 AUBURN_EEPROM_CLK_FALL
);
481 eepromAddr
= eepromAddr
<< 1;
486 * Caller holds hw_lock.
488 static void fm93c56a_deselect(struct ql3_adapter
*qdev
)
490 struct ql3xxx_port_registers __iomem
*port_regs
=
491 qdev
->mem_map_registers
;
492 qdev
->eeprom_cmd_data
= AUBURN_EEPROM_CS_0
;
493 ql_write_nvram_reg(qdev
, &port_regs
->CommonRegs
.serialPortInterfaceReg
,
494 ISP_NVRAM_MASK
| qdev
->eeprom_cmd_data
);
498 * Caller holds hw_lock.
500 static void fm93c56a_datain(struct ql3_adapter
*qdev
, unsigned short *value
)
505 struct ql3xxx_port_registers __iomem
*port_regs
=
506 qdev
->mem_map_registers
;
508 /* Read the data bits */
509 /* The first bit is a dummy. Clock right over it. */
510 for (i
= 0; i
< dataBits
; i
++) {
511 ql_write_nvram_reg(qdev
,
512 &port_regs
->CommonRegs
.
513 serialPortInterfaceReg
,
514 ISP_NVRAM_MASK
| qdev
->eeprom_cmd_data
|
515 AUBURN_EEPROM_CLK_RISE
);
516 ql_write_nvram_reg(qdev
,
517 &port_regs
->CommonRegs
.
518 serialPortInterfaceReg
,
519 ISP_NVRAM_MASK
| qdev
->eeprom_cmd_data
|
520 AUBURN_EEPROM_CLK_FALL
);
524 &port_regs
->CommonRegs
.
525 serialPortInterfaceReg
) & AUBURN_EEPROM_DI_1
) ? 1 : 0;
526 data
= (data
<< 1) | dataBit
;
532 * Caller holds hw_lock.
534 static void eeprom_readword(struct ql3_adapter
*qdev
,
535 u32 eepromAddr
, unsigned short *value
)
537 fm93c56a_select(qdev
);
538 fm93c56a_cmd(qdev
, (int)FM93C56A_READ
, eepromAddr
);
539 fm93c56a_datain(qdev
, value
);
540 fm93c56a_deselect(qdev
);
543 static void ql_swap_mac_addr(u8
* macAddress
)
547 temp
= macAddress
[0];
548 macAddress
[0] = macAddress
[1];
549 macAddress
[1] = temp
;
550 temp
= macAddress
[2];
551 macAddress
[2] = macAddress
[3];
552 macAddress
[3] = temp
;
553 temp
= macAddress
[4];
554 macAddress
[4] = macAddress
[5];
555 macAddress
[5] = temp
;
559 static int ql_get_nvram_params(struct ql3_adapter
*qdev
)
564 unsigned long hw_flags
;
566 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
568 pEEPROMData
= (u16
*) & qdev
->nvram_data
;
569 qdev
->eeprom_cmd_data
= 0;
570 if(ql_sem_spinlock(qdev
, QL_NVRAM_SEM_MASK
,
571 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
) *
573 printk(KERN_ERR PFX
"%s: Failed ql_sem_spinlock().\n",
575 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
579 for (index
= 0; index
< EEPROM_SIZE
; index
++) {
580 eeprom_readword(qdev
, index
, pEEPROMData
);
581 checksum
+= *pEEPROMData
;
584 ql_sem_unlock(qdev
, QL_NVRAM_SEM_MASK
);
587 printk(KERN_ERR PFX
"%s: checksum should be zero, is %x!!\n",
588 qdev
->ndev
->name
, checksum
);
589 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
594 * We have a problem with endianness for the MAC addresses
595 * and the two 8-bit values version, and numPorts. We
596 * have to swap them on big endian systems.
598 ql_swap_mac_addr(qdev
->nvram_data
.funcCfg_fn0
.macAddress
);
599 ql_swap_mac_addr(qdev
->nvram_data
.funcCfg_fn1
.macAddress
);
600 ql_swap_mac_addr(qdev
->nvram_data
.funcCfg_fn2
.macAddress
);
601 ql_swap_mac_addr(qdev
->nvram_data
.funcCfg_fn3
.macAddress
);
602 pEEPROMData
= (u16
*) & qdev
->nvram_data
.version
;
603 *pEEPROMData
= le16_to_cpu(*pEEPROMData
);
605 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
609 static const u32 PHYAddr
[2] = {
610 PORT0_PHY_ADDRESS
, PORT1_PHY_ADDRESS
613 static int ql_wait_for_mii_ready(struct ql3_adapter
*qdev
)
615 struct ql3xxx_port_registers __iomem
*port_regs
=
616 qdev
->mem_map_registers
;
621 temp
= ql_read_page0_reg(qdev
, &port_regs
->macMIIStatusReg
);
622 if (!(temp
& MAC_MII_STATUS_BSY
))
630 static void ql_mii_enable_scan_mode(struct ql3_adapter
*qdev
)
632 struct ql3xxx_port_registers __iomem
*port_regs
=
633 qdev
->mem_map_registers
;
636 if (qdev
->numPorts
> 1) {
637 /* Auto scan will cycle through multiple ports */
638 scanControl
= MAC_MII_CONTROL_AS
| MAC_MII_CONTROL_SC
;
640 scanControl
= MAC_MII_CONTROL_SC
;
644 * Scan register 1 of PHY/PETBI,
645 * Set up to scan both devices
646 * The autoscan starts from the first register, completes
647 * the last one before rolling over to the first
649 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtAddrReg
,
650 PHYAddr
[0] | MII_SCAN_REGISTER
);
652 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtControlReg
,
654 ((MAC_MII_CONTROL_SC
| MAC_MII_CONTROL_AS
) << 16));
657 static u8
ql_mii_disable_scan_mode(struct ql3_adapter
*qdev
)
660 struct ql3xxx_port_registers __iomem
*port_regs
=
661 qdev
->mem_map_registers
;
663 /* See if scan mode is enabled before we turn it off */
664 if (ql_read_page0_reg(qdev
, &port_regs
->macMIIMgmtControlReg
) &
665 (MAC_MII_CONTROL_AS
| MAC_MII_CONTROL_SC
)) {
666 /* Scan is enabled */
669 /* Scan is disabled */
674 * When disabling scan mode you must first change the MII register
677 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtAddrReg
,
678 PHYAddr
[0] | MII_SCAN_REGISTER
);
680 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtControlReg
,
681 ((MAC_MII_CONTROL_SC
| MAC_MII_CONTROL_AS
|
682 MAC_MII_CONTROL_RC
) << 16));
687 static int ql_mii_write_reg_ex(struct ql3_adapter
*qdev
,
688 u16 regAddr
, u16 value
, u32 phyAddr
)
690 struct ql3xxx_port_registers __iomem
*port_regs
=
691 qdev
->mem_map_registers
;
694 scanWasEnabled
= ql_mii_disable_scan_mode(qdev
);
696 if (ql_wait_for_mii_ready(qdev
)) {
697 if (netif_msg_link(qdev
))
698 printk(KERN_WARNING PFX
699 "%s Timed out waiting for management port to "
700 "get free before issuing command.\n",
705 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtAddrReg
,
708 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtDataReg
, value
);
710 /* Wait for write to complete 9/10/04 SJP */
711 if (ql_wait_for_mii_ready(qdev
)) {
712 if (netif_msg_link(qdev
))
713 printk(KERN_WARNING PFX
714 "%s: Timed out waiting for management port to"
715 "get free before issuing command.\n",
721 ql_mii_enable_scan_mode(qdev
);
726 static int ql_mii_read_reg_ex(struct ql3_adapter
*qdev
, u16 regAddr
,
727 u16
* value
, u32 phyAddr
)
729 struct ql3xxx_port_registers __iomem
*port_regs
=
730 qdev
->mem_map_registers
;
734 scanWasEnabled
= ql_mii_disable_scan_mode(qdev
);
736 if (ql_wait_for_mii_ready(qdev
)) {
737 if (netif_msg_link(qdev
))
738 printk(KERN_WARNING PFX
739 "%s: Timed out waiting for management port to "
740 "get free before issuing command.\n",
745 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtAddrReg
,
748 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtControlReg
,
749 (MAC_MII_CONTROL_RC
<< 16));
751 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtControlReg
,
752 (MAC_MII_CONTROL_RC
<< 16) | MAC_MII_CONTROL_RC
);
754 /* Wait for the read to complete */
755 if (ql_wait_for_mii_ready(qdev
)) {
756 if (netif_msg_link(qdev
))
757 printk(KERN_WARNING PFX
758 "%s: Timed out waiting for management port to "
759 "get free after issuing command.\n",
764 temp
= ql_read_page0_reg(qdev
, &port_regs
->macMIIMgmtDataReg
);
768 ql_mii_enable_scan_mode(qdev
);
773 static int ql_mii_write_reg(struct ql3_adapter
*qdev
, u16 regAddr
, u16 value
)
775 struct ql3xxx_port_registers __iomem
*port_regs
=
776 qdev
->mem_map_registers
;
778 ql_mii_disable_scan_mode(qdev
);
780 if (ql_wait_for_mii_ready(qdev
)) {
781 if (netif_msg_link(qdev
))
782 printk(KERN_WARNING PFX
783 "%s: Timed out waiting for management port to "
784 "get free before issuing command.\n",
789 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtAddrReg
,
790 qdev
->PHYAddr
| regAddr
);
792 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtDataReg
, value
);
794 /* Wait for write to complete. */
795 if (ql_wait_for_mii_ready(qdev
)) {
796 if (netif_msg_link(qdev
))
797 printk(KERN_WARNING PFX
798 "%s: Timed out waiting for management port to "
799 "get free before issuing command.\n",
804 ql_mii_enable_scan_mode(qdev
);
809 static int ql_mii_read_reg(struct ql3_adapter
*qdev
, u16 regAddr
, u16
*value
)
812 struct ql3xxx_port_registers __iomem
*port_regs
=
813 qdev
->mem_map_registers
;
815 ql_mii_disable_scan_mode(qdev
);
817 if (ql_wait_for_mii_ready(qdev
)) {
818 if (netif_msg_link(qdev
))
819 printk(KERN_WARNING PFX
820 "%s: Timed out waiting for management port to "
821 "get free before issuing command.\n",
826 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtAddrReg
,
827 qdev
->PHYAddr
| regAddr
);
829 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtControlReg
,
830 (MAC_MII_CONTROL_RC
<< 16));
832 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtControlReg
,
833 (MAC_MII_CONTROL_RC
<< 16) | MAC_MII_CONTROL_RC
);
835 /* Wait for the read to complete */
836 if (ql_wait_for_mii_ready(qdev
)) {
837 if (netif_msg_link(qdev
))
838 printk(KERN_WARNING PFX
839 "%s: Timed out waiting for management port to "
840 "get free before issuing command.\n",
845 temp
= ql_read_page0_reg(qdev
, &port_regs
->macMIIMgmtDataReg
);
848 ql_mii_enable_scan_mode(qdev
);
853 static void ql_petbi_reset(struct ql3_adapter
*qdev
)
855 ql_mii_write_reg(qdev
, PETBI_CONTROL_REG
, PETBI_CTRL_SOFT_RESET
);
858 static void ql_petbi_start_neg(struct ql3_adapter
*qdev
)
862 /* Enable Auto-negotiation sense */
863 ql_mii_read_reg(qdev
, PETBI_TBI_CTRL
, ®
);
864 reg
|= PETBI_TBI_AUTO_SENSE
;
865 ql_mii_write_reg(qdev
, PETBI_TBI_CTRL
, reg
);
867 ql_mii_write_reg(qdev
, PETBI_NEG_ADVER
,
868 PETBI_NEG_PAUSE
| PETBI_NEG_DUPLEX
);
870 ql_mii_write_reg(qdev
, PETBI_CONTROL_REG
,
871 PETBI_CTRL_AUTO_NEG
| PETBI_CTRL_RESTART_NEG
|
872 PETBI_CTRL_FULL_DUPLEX
| PETBI_CTRL_SPEED_1000
);
876 static void ql_petbi_reset_ex(struct ql3_adapter
*qdev
)
878 ql_mii_write_reg_ex(qdev
, PETBI_CONTROL_REG
, PETBI_CTRL_SOFT_RESET
,
879 PHYAddr
[qdev
->mac_index
]);
882 static void ql_petbi_start_neg_ex(struct ql3_adapter
*qdev
)
886 /* Enable Auto-negotiation sense */
887 ql_mii_read_reg_ex(qdev
, PETBI_TBI_CTRL
, ®
,
888 PHYAddr
[qdev
->mac_index
]);
889 reg
|= PETBI_TBI_AUTO_SENSE
;
890 ql_mii_write_reg_ex(qdev
, PETBI_TBI_CTRL
, reg
,
891 PHYAddr
[qdev
->mac_index
]);
893 ql_mii_write_reg_ex(qdev
, PETBI_NEG_ADVER
,
894 PETBI_NEG_PAUSE
| PETBI_NEG_DUPLEX
,
895 PHYAddr
[qdev
->mac_index
]);
897 ql_mii_write_reg_ex(qdev
, PETBI_CONTROL_REG
,
898 PETBI_CTRL_AUTO_NEG
| PETBI_CTRL_RESTART_NEG
|
899 PETBI_CTRL_FULL_DUPLEX
| PETBI_CTRL_SPEED_1000
,
900 PHYAddr
[qdev
->mac_index
]);
903 static void ql_petbi_init(struct ql3_adapter
*qdev
)
905 ql_petbi_reset(qdev
);
906 ql_petbi_start_neg(qdev
);
909 static void ql_petbi_init_ex(struct ql3_adapter
*qdev
)
911 ql_petbi_reset_ex(qdev
);
912 ql_petbi_start_neg_ex(qdev
);
915 static int ql_is_petbi_neg_pause(struct ql3_adapter
*qdev
)
919 if (ql_mii_read_reg(qdev
, PETBI_NEG_PARTNER
, ®
) < 0)
922 return (reg
& PETBI_NEG_PAUSE_MASK
) == PETBI_NEG_PAUSE
;
925 static void phyAgereSpecificInit(struct ql3_adapter
*qdev
, u32 miiAddr
)
927 printk(KERN_INFO
"%s: enabling Agere specific PHY\n", qdev
->ndev
->name
);
928 /* power down device bit 11 = 1 */
929 ql_mii_write_reg_ex(qdev
, 0x00, 0x1940, miiAddr
);
930 /* enable diagnostic mode bit 2 = 1 */
931 ql_mii_write_reg_ex(qdev
, 0x12, 0x840e, miiAddr
);
932 /* 1000MB amplitude adjust (see Agere errata) */
933 ql_mii_write_reg_ex(qdev
, 0x10, 0x8805, miiAddr
);
934 /* 1000MB amplitude adjust (see Agere errata) */
935 ql_mii_write_reg_ex(qdev
, 0x11, 0xf03e, miiAddr
);
936 /* 100MB amplitude adjust (see Agere errata) */
937 ql_mii_write_reg_ex(qdev
, 0x10, 0x8806, miiAddr
);
938 /* 100MB amplitude adjust (see Agere errata) */
939 ql_mii_write_reg_ex(qdev
, 0x11, 0x003e, miiAddr
);
940 /* 10MB amplitude adjust (see Agere errata) */
941 ql_mii_write_reg_ex(qdev
, 0x10, 0x8807, miiAddr
);
942 /* 10MB amplitude adjust (see Agere errata) */
943 ql_mii_write_reg_ex(qdev
, 0x11, 0x1f00, miiAddr
);
944 /* point to hidden reg 0x2806 */
945 ql_mii_write_reg_ex(qdev
, 0x10, 0x2806, miiAddr
);
946 /* Write new PHYAD w/bit 5 set */
947 ql_mii_write_reg_ex(qdev
, 0x11, 0x0020 | (PHYAddr
[qdev
->mac_index
] >> 8), miiAddr
);
949 * Disable diagnostic mode bit 2 = 0
950 * Power up device bit 11 = 0
951 * Link up (on) and activity (blink)
953 ql_mii_write_reg(qdev
, 0x12, 0x840a);
954 ql_mii_write_reg(qdev
, 0x00, 0x1140);
955 ql_mii_write_reg(qdev
, 0x1c, 0xfaf0);
958 static PHY_DEVICE_et
getPhyType (struct ql3_adapter
*qdev
,
959 u16 phyIdReg0
, u16 phyIdReg1
)
961 PHY_DEVICE_et result
= PHY_TYPE_UNKNOWN
;
966 if (phyIdReg0
== 0xffff) {
970 if (phyIdReg1
== 0xffff) {
974 /* oui is split between two registers */
975 oui
= (phyIdReg0
<< 6) | ((phyIdReg1
& PHY_OUI_1_MASK
) >> 10);
977 model
= (phyIdReg1
& PHY_MODEL_MASK
) >> 4;
979 /* Scan table for this PHY */
980 for(i
= 0; i
< MAX_PHY_DEV_TYPES
; i
++) {
981 if ((oui
== PHY_DEVICES
[i
].phyIdOUI
) && (model
== PHY_DEVICES
[i
].phyIdModel
))
983 result
= PHY_DEVICES
[i
].phyDevice
;
985 printk(KERN_INFO
"%s: Phy: %s\n",
986 qdev
->ndev
->name
, PHY_DEVICES
[i
].name
);
995 static int ql_phy_get_speed(struct ql3_adapter
*qdev
)
999 switch(qdev
->phyType
) {
1000 case PHY_AGERE_ET1011C
:
1002 if (ql_mii_read_reg(qdev
, 0x1A, ®
) < 0)
1005 reg
= (reg
>> 8) & 3;
1009 if (ql_mii_read_reg(qdev
, AUX_CONTROL_STATUS
, ®
) < 0)
1012 reg
= (((reg
& 0x18) >> 3) & 3);
1027 static int ql_is_full_dup(struct ql3_adapter
*qdev
)
1031 switch(qdev
->phyType
) {
1032 case PHY_AGERE_ET1011C
:
1034 if (ql_mii_read_reg(qdev
, 0x1A, ®
))
1037 return ((reg
& 0x0080) && (reg
& 0x1000)) != 0;
1039 case PHY_VITESSE_VSC8211
:
1042 if (ql_mii_read_reg(qdev
, AUX_CONTROL_STATUS
, ®
) < 0)
1044 return (reg
& PHY_AUX_DUPLEX_STAT
) != 0;
1049 static int ql_is_phy_neg_pause(struct ql3_adapter
*qdev
)
1053 if (ql_mii_read_reg(qdev
, PHY_NEG_PARTNER
, ®
) < 0)
1056 return (reg
& PHY_NEG_PAUSE
) != 0;
1059 static int PHY_Setup(struct ql3_adapter
*qdev
)
1063 bool agereAddrChangeNeeded
= false;
1067 /* Determine the PHY we are using by reading the ID's */
1068 err
= ql_mii_read_reg(qdev
, PHY_ID_0_REG
, ®1
);
1070 printk(KERN_ERR
"%s: Could not read from reg PHY_ID_0_REG\n",
1075 err
= ql_mii_read_reg(qdev
, PHY_ID_1_REG
, ®2
);
1077 printk(KERN_ERR
"%s: Could not read from reg PHY_ID_0_REG\n",
1082 /* Check if we have a Agere PHY */
1083 if ((reg1
== 0xffff) || (reg2
== 0xffff)) {
1085 /* Determine which MII address we should be using
1086 determined by the index of the card */
1087 if (qdev
->mac_index
== 0) {
1088 miiAddr
= MII_AGERE_ADDR_1
;
1090 miiAddr
= MII_AGERE_ADDR_2
;
1093 err
=ql_mii_read_reg_ex(qdev
, PHY_ID_0_REG
, ®1
, miiAddr
);
1095 printk(KERN_ERR
"%s: Could not read from reg PHY_ID_0_REG after Agere detected\n",
1100 err
= ql_mii_read_reg_ex(qdev
, PHY_ID_1_REG
, ®2
, miiAddr
);
1102 printk(KERN_ERR
"%s: Could not read from reg PHY_ID_0_REG after Agere detected\n",
1107 /* We need to remember to initialize the Agere PHY */
1108 agereAddrChangeNeeded
= true;
1111 /* Determine the particular PHY we have on board to apply
1112 PHY specific initializations */
1113 qdev
->phyType
= getPhyType(qdev
, reg1
, reg2
);
1115 if ((qdev
->phyType
== PHY_AGERE_ET1011C
) && agereAddrChangeNeeded
) {
1116 /* need this here so address gets changed */
1117 phyAgereSpecificInit(qdev
, miiAddr
);
1118 } else if (qdev
->phyType
== PHY_TYPE_UNKNOWN
) {
1119 printk(KERN_ERR
"%s: PHY is unknown\n", qdev
->ndev
->name
);
1127 * Caller holds hw_lock.
1129 static void ql_mac_enable(struct ql3_adapter
*qdev
, u32 enable
)
1131 struct ql3xxx_port_registers __iomem
*port_regs
=
1132 qdev
->mem_map_registers
;
1136 value
= (MAC_CONFIG_REG_PE
| (MAC_CONFIG_REG_PE
<< 16));
1138 value
= (MAC_CONFIG_REG_PE
<< 16);
1140 if (qdev
->mac_index
)
1141 ql_write_page0_reg(qdev
, &port_regs
->mac1ConfigReg
, value
);
1143 ql_write_page0_reg(qdev
, &port_regs
->mac0ConfigReg
, value
);
1147 * Caller holds hw_lock.
1149 static void ql_mac_cfg_soft_reset(struct ql3_adapter
*qdev
, u32 enable
)
1151 struct ql3xxx_port_registers __iomem
*port_regs
=
1152 qdev
->mem_map_registers
;
1156 value
= (MAC_CONFIG_REG_SR
| (MAC_CONFIG_REG_SR
<< 16));
1158 value
= (MAC_CONFIG_REG_SR
<< 16);
1160 if (qdev
->mac_index
)
1161 ql_write_page0_reg(qdev
, &port_regs
->mac1ConfigReg
, value
);
1163 ql_write_page0_reg(qdev
, &port_regs
->mac0ConfigReg
, value
);
1167 * Caller holds hw_lock.
1169 static void ql_mac_cfg_gig(struct ql3_adapter
*qdev
, u32 enable
)
1171 struct ql3xxx_port_registers __iomem
*port_regs
=
1172 qdev
->mem_map_registers
;
1176 value
= (MAC_CONFIG_REG_GM
| (MAC_CONFIG_REG_GM
<< 16));
1178 value
= (MAC_CONFIG_REG_GM
<< 16);
1180 if (qdev
->mac_index
)
1181 ql_write_page0_reg(qdev
, &port_regs
->mac1ConfigReg
, value
);
1183 ql_write_page0_reg(qdev
, &port_regs
->mac0ConfigReg
, value
);
1187 * Caller holds hw_lock.
1189 static void ql_mac_cfg_full_dup(struct ql3_adapter
*qdev
, u32 enable
)
1191 struct ql3xxx_port_registers __iomem
*port_regs
=
1192 qdev
->mem_map_registers
;
1196 value
= (MAC_CONFIG_REG_FD
| (MAC_CONFIG_REG_FD
<< 16));
1198 value
= (MAC_CONFIG_REG_FD
<< 16);
1200 if (qdev
->mac_index
)
1201 ql_write_page0_reg(qdev
, &port_regs
->mac1ConfigReg
, value
);
1203 ql_write_page0_reg(qdev
, &port_regs
->mac0ConfigReg
, value
);
1207 * Caller holds hw_lock.
1209 static void ql_mac_cfg_pause(struct ql3_adapter
*qdev
, u32 enable
)
1211 struct ql3xxx_port_registers __iomem
*port_regs
=
1212 qdev
->mem_map_registers
;
1217 ((MAC_CONFIG_REG_TF
| MAC_CONFIG_REG_RF
) |
1218 ((MAC_CONFIG_REG_TF
| MAC_CONFIG_REG_RF
) << 16));
1220 value
= ((MAC_CONFIG_REG_TF
| MAC_CONFIG_REG_RF
) << 16);
1222 if (qdev
->mac_index
)
1223 ql_write_page0_reg(qdev
, &port_regs
->mac1ConfigReg
, value
);
1225 ql_write_page0_reg(qdev
, &port_regs
->mac0ConfigReg
, value
);
1229 * Caller holds hw_lock.
1231 static int ql_is_fiber(struct ql3_adapter
*qdev
)
1233 struct ql3xxx_port_registers __iomem
*port_regs
=
1234 qdev
->mem_map_registers
;
1238 switch (qdev
->mac_index
) {
1240 bitToCheck
= PORT_STATUS_SM0
;
1243 bitToCheck
= PORT_STATUS_SM1
;
1247 temp
= ql_read_page0_reg(qdev
, &port_regs
->portStatus
);
1248 return (temp
& bitToCheck
) != 0;
1251 static int ql_is_auto_cfg(struct ql3_adapter
*qdev
)
1254 ql_mii_read_reg(qdev
, 0x00, ®
);
1255 return (reg
& 0x1000) != 0;
1259 * Caller holds hw_lock.
1261 static int ql_is_auto_neg_complete(struct ql3_adapter
*qdev
)
1263 struct ql3xxx_port_registers __iomem
*port_regs
=
1264 qdev
->mem_map_registers
;
1268 switch (qdev
->mac_index
) {
1270 bitToCheck
= PORT_STATUS_AC0
;
1273 bitToCheck
= PORT_STATUS_AC1
;
1277 temp
= ql_read_page0_reg(qdev
, &port_regs
->portStatus
);
1278 if (temp
& bitToCheck
) {
1279 if (netif_msg_link(qdev
))
1280 printk(KERN_INFO PFX
1281 "%s: Auto-Negotiate complete.\n",
1285 if (netif_msg_link(qdev
))
1286 printk(KERN_WARNING PFX
1287 "%s: Auto-Negotiate incomplete.\n",
1294 * ql_is_neg_pause() returns 1 if pause was negotiated to be on
1296 static int ql_is_neg_pause(struct ql3_adapter
*qdev
)
1298 if (ql_is_fiber(qdev
))
1299 return ql_is_petbi_neg_pause(qdev
);
1301 return ql_is_phy_neg_pause(qdev
);
1304 static int ql_auto_neg_error(struct ql3_adapter
*qdev
)
1306 struct ql3xxx_port_registers __iomem
*port_regs
=
1307 qdev
->mem_map_registers
;
1311 switch (qdev
->mac_index
) {
1313 bitToCheck
= PORT_STATUS_AE0
;
1316 bitToCheck
= PORT_STATUS_AE1
;
1319 temp
= ql_read_page0_reg(qdev
, &port_regs
->portStatus
);
1320 return (temp
& bitToCheck
) != 0;
1323 static u32
ql_get_link_speed(struct ql3_adapter
*qdev
)
1325 if (ql_is_fiber(qdev
))
1328 return ql_phy_get_speed(qdev
);
1331 static int ql_is_link_full_dup(struct ql3_adapter
*qdev
)
1333 if (ql_is_fiber(qdev
))
1336 return ql_is_full_dup(qdev
);
1340 * Caller holds hw_lock.
1342 static int ql_link_down_detect(struct ql3_adapter
*qdev
)
1344 struct ql3xxx_port_registers __iomem
*port_regs
=
1345 qdev
->mem_map_registers
;
1349 switch (qdev
->mac_index
) {
1351 bitToCheck
= ISP_CONTROL_LINK_DN_0
;
1354 bitToCheck
= ISP_CONTROL_LINK_DN_1
;
1359 ql_read_common_reg(qdev
, &port_regs
->CommonRegs
.ispControlStatus
);
1360 return (temp
& bitToCheck
) != 0;
1364 * Caller holds hw_lock.
1366 static int ql_link_down_detect_clear(struct ql3_adapter
*qdev
)
1368 struct ql3xxx_port_registers __iomem
*port_regs
=
1369 qdev
->mem_map_registers
;
1371 switch (qdev
->mac_index
) {
1373 ql_write_common_reg(qdev
,
1374 &port_regs
->CommonRegs
.ispControlStatus
,
1375 (ISP_CONTROL_LINK_DN_0
) |
1376 (ISP_CONTROL_LINK_DN_0
<< 16));
1380 ql_write_common_reg(qdev
,
1381 &port_regs
->CommonRegs
.ispControlStatus
,
1382 (ISP_CONTROL_LINK_DN_1
) |
1383 (ISP_CONTROL_LINK_DN_1
<< 16));
1394 * Caller holds hw_lock.
1396 static int ql_this_adapter_controls_port(struct ql3_adapter
*qdev
)
1398 struct ql3xxx_port_registers __iomem
*port_regs
=
1399 qdev
->mem_map_registers
;
1403 switch (qdev
->mac_index
) {
1405 bitToCheck
= PORT_STATUS_F1_ENABLED
;
1408 bitToCheck
= PORT_STATUS_F3_ENABLED
;
1414 temp
= ql_read_page0_reg(qdev
, &port_regs
->portStatus
);
1415 if (temp
& bitToCheck
) {
1416 if (netif_msg_link(qdev
))
1417 printk(KERN_DEBUG PFX
1418 "%s: is not link master.\n", qdev
->ndev
->name
);
1421 if (netif_msg_link(qdev
))
1422 printk(KERN_DEBUG PFX
1423 "%s: is link master.\n", qdev
->ndev
->name
);
1428 static void ql_phy_reset_ex(struct ql3_adapter
*qdev
)
1430 ql_mii_write_reg_ex(qdev
, CONTROL_REG
, PHY_CTRL_SOFT_RESET
,
1431 PHYAddr
[qdev
->mac_index
]);
1434 static void ql_phy_start_neg_ex(struct ql3_adapter
*qdev
)
1437 u16 portConfiguration
;
1439 if(qdev
->phyType
== PHY_AGERE_ET1011C
) {
1440 /* turn off external loopback */
1441 ql_mii_write_reg(qdev
, 0x13, 0x0000);
1444 if(qdev
->mac_index
== 0)
1445 portConfiguration
= qdev
->nvram_data
.macCfg_port0
.portConfiguration
;
1447 portConfiguration
= qdev
->nvram_data
.macCfg_port1
.portConfiguration
;
1449 /* Some HBA's in the field are set to 0 and they need to
1450 be reinterpreted with a default value */
1451 if(portConfiguration
== 0)
1452 portConfiguration
= PORT_CONFIG_DEFAULT
;
1454 /* Set the 1000 advertisements */
1455 ql_mii_read_reg_ex(qdev
, PHY_GIG_CONTROL
, ®
,
1456 PHYAddr
[qdev
->mac_index
]);
1457 reg
&= ~PHY_GIG_ALL_PARAMS
;
1459 if(portConfiguration
&
1460 PORT_CONFIG_FULL_DUPLEX_ENABLED
&
1461 PORT_CONFIG_1000MB_SPEED
) {
1462 reg
|= PHY_GIG_ADV_1000F
;
1465 if(portConfiguration
&
1466 PORT_CONFIG_HALF_DUPLEX_ENABLED
&
1467 PORT_CONFIG_1000MB_SPEED
) {
1468 reg
|= PHY_GIG_ADV_1000H
;
1471 ql_mii_write_reg_ex(qdev
, PHY_GIG_CONTROL
, reg
,
1472 PHYAddr
[qdev
->mac_index
]);
1474 /* Set the 10/100 & pause negotiation advertisements */
1475 ql_mii_read_reg_ex(qdev
, PHY_NEG_ADVER
, ®
,
1476 PHYAddr
[qdev
->mac_index
]);
1477 reg
&= ~PHY_NEG_ALL_PARAMS
;
1479 if(portConfiguration
& PORT_CONFIG_SYM_PAUSE_ENABLED
)
1480 reg
|= PHY_NEG_ASY_PAUSE
| PHY_NEG_SYM_PAUSE
;
1482 if(portConfiguration
& PORT_CONFIG_FULL_DUPLEX_ENABLED
) {
1483 if(portConfiguration
& PORT_CONFIG_100MB_SPEED
)
1484 reg
|= PHY_NEG_ADV_100F
;
1486 if(portConfiguration
& PORT_CONFIG_10MB_SPEED
)
1487 reg
|= PHY_NEG_ADV_10F
;
1490 if(portConfiguration
& PORT_CONFIG_HALF_DUPLEX_ENABLED
) {
1491 if(portConfiguration
& PORT_CONFIG_100MB_SPEED
)
1492 reg
|= PHY_NEG_ADV_100H
;
1494 if(portConfiguration
& PORT_CONFIG_10MB_SPEED
)
1495 reg
|= PHY_NEG_ADV_10H
;
1498 if(portConfiguration
&
1499 PORT_CONFIG_1000MB_SPEED
) {
1503 ql_mii_write_reg_ex(qdev
, PHY_NEG_ADVER
, reg
,
1504 PHYAddr
[qdev
->mac_index
]);
1506 ql_mii_read_reg_ex(qdev
, CONTROL_REG
, ®
, PHYAddr
[qdev
->mac_index
]);
1508 ql_mii_write_reg_ex(qdev
, CONTROL_REG
,
1509 reg
| PHY_CTRL_RESTART_NEG
| PHY_CTRL_AUTO_NEG
,
1510 PHYAddr
[qdev
->mac_index
]);
1513 static void ql_phy_init_ex(struct ql3_adapter
*qdev
)
1515 ql_phy_reset_ex(qdev
);
1517 ql_phy_start_neg_ex(qdev
);
1521 * Caller holds hw_lock.
1523 static u32
ql_get_link_state(struct ql3_adapter
*qdev
)
1525 struct ql3xxx_port_registers __iomem
*port_regs
=
1526 qdev
->mem_map_registers
;
1528 u32 temp
, linkState
;
1530 switch (qdev
->mac_index
) {
1532 bitToCheck
= PORT_STATUS_UP0
;
1535 bitToCheck
= PORT_STATUS_UP1
;
1538 temp
= ql_read_page0_reg(qdev
, &port_regs
->portStatus
);
1539 if (temp
& bitToCheck
) {
1542 linkState
= LS_DOWN
;
1543 if (netif_msg_link(qdev
))
1544 printk(KERN_WARNING PFX
1545 "%s: Link is down.\n", qdev
->ndev
->name
);
1550 static int ql_port_start(struct ql3_adapter
*qdev
)
1552 if(ql_sem_spinlock(qdev
, QL_PHY_GIO_SEM_MASK
,
1553 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
) *
1555 printk(KERN_ERR
"%s: Could not get hw lock for GIO\n",
1560 if (ql_is_fiber(qdev
)) {
1561 ql_petbi_init(qdev
);
1564 ql_phy_init_ex(qdev
);
1567 ql_sem_unlock(qdev
, QL_PHY_GIO_SEM_MASK
);
1571 static int ql_finish_auto_neg(struct ql3_adapter
*qdev
)
1574 if(ql_sem_spinlock(qdev
, QL_PHY_GIO_SEM_MASK
,
1575 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
) *
1579 if (!ql_auto_neg_error(qdev
)) {
1580 if (test_bit(QL_LINK_MASTER
,&qdev
->flags
)) {
1581 /* configure the MAC */
1582 if (netif_msg_link(qdev
))
1583 printk(KERN_DEBUG PFX
1584 "%s: Configuring link.\n",
1587 ql_mac_cfg_soft_reset(qdev
, 1);
1588 ql_mac_cfg_gig(qdev
,
1592 ql_mac_cfg_full_dup(qdev
,
1595 ql_mac_cfg_pause(qdev
,
1598 ql_mac_cfg_soft_reset(qdev
, 0);
1600 /* enable the MAC */
1601 if (netif_msg_link(qdev
))
1602 printk(KERN_DEBUG PFX
1603 "%s: Enabling mac.\n",
1606 ql_mac_enable(qdev
, 1);
1609 if (netif_msg_link(qdev
))
1610 printk(KERN_DEBUG PFX
1611 "%s: Change port_link_state LS_DOWN to LS_UP.\n",
1613 qdev
->port_link_state
= LS_UP
;
1614 netif_start_queue(qdev
->ndev
);
1615 netif_carrier_on(qdev
->ndev
);
1616 if (netif_msg_link(qdev
))
1617 printk(KERN_INFO PFX
1618 "%s: Link is up at %d Mbps, %s duplex.\n",
1620 ql_get_link_speed(qdev
),
1621 ql_is_link_full_dup(qdev
)
1624 } else { /* Remote error detected */
1626 if (test_bit(QL_LINK_MASTER
,&qdev
->flags
)) {
1627 if (netif_msg_link(qdev
))
1628 printk(KERN_DEBUG PFX
1629 "%s: Remote error detected. "
1630 "Calling ql_port_start().\n",
1634 * ql_port_start() is shared code and needs
1635 * to lock the PHY on it's own.
1637 ql_sem_unlock(qdev
, QL_PHY_GIO_SEM_MASK
);
1638 if(ql_port_start(qdev
)) {/* Restart port */
1644 ql_sem_unlock(qdev
, QL_PHY_GIO_SEM_MASK
);
1648 static void ql_link_state_machine(struct ql3_adapter
*qdev
)
1650 u32 curr_link_state
;
1651 unsigned long hw_flags
;
1653 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
1655 curr_link_state
= ql_get_link_state(qdev
);
1657 if (test_bit(QL_RESET_ACTIVE
,&qdev
->flags
)) {
1658 if (netif_msg_link(qdev
))
1659 printk(KERN_INFO PFX
1660 "%s: Reset in progress, skip processing link "
1661 "state.\n", qdev
->ndev
->name
);
1663 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
1667 switch (qdev
->port_link_state
) {
1669 if (test_bit(QL_LINK_MASTER
,&qdev
->flags
)) {
1670 ql_port_start(qdev
);
1672 qdev
->port_link_state
= LS_DOWN
;
1676 if (netif_msg_link(qdev
))
1677 printk(KERN_DEBUG PFX
1678 "%s: port_link_state = LS_DOWN.\n",
1680 if (curr_link_state
== LS_UP
) {
1681 if (netif_msg_link(qdev
))
1682 printk(KERN_DEBUG PFX
1683 "%s: curr_link_state = LS_UP.\n",
1685 if (ql_is_auto_neg_complete(qdev
))
1686 ql_finish_auto_neg(qdev
);
1688 if (qdev
->port_link_state
== LS_UP
)
1689 ql_link_down_detect_clear(qdev
);
1696 * See if the link is currently down or went down and came
1699 if ((curr_link_state
== LS_DOWN
) || ql_link_down_detect(qdev
)) {
1700 if (netif_msg_link(qdev
))
1701 printk(KERN_INFO PFX
"%s: Link is down.\n",
1703 qdev
->port_link_state
= LS_DOWN
;
1707 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
1711 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1713 static void ql_get_phy_owner(struct ql3_adapter
*qdev
)
1715 if (ql_this_adapter_controls_port(qdev
))
1716 set_bit(QL_LINK_MASTER
,&qdev
->flags
);
1718 clear_bit(QL_LINK_MASTER
,&qdev
->flags
);
1722 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1724 static void ql_init_scan_mode(struct ql3_adapter
*qdev
)
1726 ql_mii_enable_scan_mode(qdev
);
1728 if (test_bit(QL_LINK_OPTICAL
,&qdev
->flags
)) {
1729 if (ql_this_adapter_controls_port(qdev
))
1730 ql_petbi_init_ex(qdev
);
1732 if (ql_this_adapter_controls_port(qdev
))
1733 ql_phy_init_ex(qdev
);
1738 * MII_Setup needs to be called before taking the PHY out of reset so that the
1739 * management interface clock speed can be set properly. It would be better if
1740 * we had a way to disable MDC until after the PHY is out of reset, but we
1741 * don't have that capability.
1743 static int ql_mii_setup(struct ql3_adapter
*qdev
)
1746 struct ql3xxx_port_registers __iomem
*port_regs
=
1747 qdev
->mem_map_registers
;
1749 if(ql_sem_spinlock(qdev
, QL_PHY_GIO_SEM_MASK
,
1750 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
) *
1754 if (qdev
->device_id
== QL3032_DEVICE_ID
)
1755 ql_write_page0_reg(qdev
,
1756 &port_regs
->macMIIMgmtControlReg
, 0x0f00000);
1758 /* Divide 125MHz clock by 28 to meet PHY timing requirements */
1759 reg
= MAC_MII_CONTROL_CLK_SEL_DIV28
;
1761 ql_write_page0_reg(qdev
, &port_regs
->macMIIMgmtControlReg
,
1762 reg
| ((MAC_MII_CONTROL_CLK_SEL_MASK
) << 16));
1764 ql_sem_unlock(qdev
, QL_PHY_GIO_SEM_MASK
);
1768 static u32
ql_supported_modes(struct ql3_adapter
*qdev
)
1772 if (test_bit(QL_LINK_OPTICAL
,&qdev
->flags
)) {
1773 supported
= SUPPORTED_1000baseT_Full
| SUPPORTED_FIBRE
1774 | SUPPORTED_Autoneg
;
1776 supported
= SUPPORTED_10baseT_Half
1777 | SUPPORTED_10baseT_Full
1778 | SUPPORTED_100baseT_Half
1779 | SUPPORTED_100baseT_Full
1780 | SUPPORTED_1000baseT_Half
1781 | SUPPORTED_1000baseT_Full
1782 | SUPPORTED_Autoneg
| SUPPORTED_TP
;
1788 static int ql_get_auto_cfg_status(struct ql3_adapter
*qdev
)
1791 unsigned long hw_flags
;
1792 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
1793 if(ql_sem_spinlock(qdev
, QL_PHY_GIO_SEM_MASK
,
1794 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
) *
1796 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
1799 status
= ql_is_auto_cfg(qdev
);
1800 ql_sem_unlock(qdev
, QL_PHY_GIO_SEM_MASK
);
1801 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
1805 static u32
ql_get_speed(struct ql3_adapter
*qdev
)
1808 unsigned long hw_flags
;
1809 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
1810 if(ql_sem_spinlock(qdev
, QL_PHY_GIO_SEM_MASK
,
1811 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
) *
1813 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
1816 status
= ql_get_link_speed(qdev
);
1817 ql_sem_unlock(qdev
, QL_PHY_GIO_SEM_MASK
);
1818 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
1822 static int ql_get_full_dup(struct ql3_adapter
*qdev
)
1825 unsigned long hw_flags
;
1826 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
1827 if(ql_sem_spinlock(qdev
, QL_PHY_GIO_SEM_MASK
,
1828 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
) *
1830 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
1833 status
= ql_is_link_full_dup(qdev
);
1834 ql_sem_unlock(qdev
, QL_PHY_GIO_SEM_MASK
);
1835 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
1840 static int ql_get_settings(struct net_device
*ndev
, struct ethtool_cmd
*ecmd
)
1842 struct ql3_adapter
*qdev
= netdev_priv(ndev
);
1844 ecmd
->transceiver
= XCVR_INTERNAL
;
1845 ecmd
->supported
= ql_supported_modes(qdev
);
1847 if (test_bit(QL_LINK_OPTICAL
,&qdev
->flags
)) {
1848 ecmd
->port
= PORT_FIBRE
;
1850 ecmd
->port
= PORT_TP
;
1851 ecmd
->phy_address
= qdev
->PHYAddr
;
1853 ecmd
->advertising
= ql_supported_modes(qdev
);
1854 ecmd
->autoneg
= ql_get_auto_cfg_status(qdev
);
1855 ecmd
->speed
= ql_get_speed(qdev
);
1856 ecmd
->duplex
= ql_get_full_dup(qdev
);
1860 static void ql_get_drvinfo(struct net_device
*ndev
,
1861 struct ethtool_drvinfo
*drvinfo
)
1863 struct ql3_adapter
*qdev
= netdev_priv(ndev
);
1864 strncpy(drvinfo
->driver
, ql3xxx_driver_name
, 32);
1865 strncpy(drvinfo
->version
, ql3xxx_driver_version
, 32);
1866 strncpy(drvinfo
->fw_version
, "N/A", 32);
1867 strncpy(drvinfo
->bus_info
, pci_name(qdev
->pdev
), 32);
1868 drvinfo
->regdump_len
= 0;
1869 drvinfo
->eedump_len
= 0;
1872 static u32
ql_get_msglevel(struct net_device
*ndev
)
1874 struct ql3_adapter
*qdev
= netdev_priv(ndev
);
1875 return qdev
->msg_enable
;
1878 static void ql_set_msglevel(struct net_device
*ndev
, u32 value
)
1880 struct ql3_adapter
*qdev
= netdev_priv(ndev
);
1881 qdev
->msg_enable
= value
;
1884 static void ql_get_pauseparam(struct net_device
*ndev
,
1885 struct ethtool_pauseparam
*pause
)
1887 struct ql3_adapter
*qdev
= netdev_priv(ndev
);
1888 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
1891 if(qdev
->mac_index
== 0)
1892 reg
= ql_read_page0_reg(qdev
, &port_regs
->mac0ConfigReg
);
1894 reg
= ql_read_page0_reg(qdev
, &port_regs
->mac1ConfigReg
);
1896 pause
->autoneg
= ql_get_auto_cfg_status(qdev
);
1897 pause
->rx_pause
= (reg
& MAC_CONFIG_REG_RF
) >> 2;
1898 pause
->tx_pause
= (reg
& MAC_CONFIG_REG_TF
) >> 1;
1901 static const struct ethtool_ops ql3xxx_ethtool_ops
= {
1902 .get_settings
= ql_get_settings
,
1903 .get_drvinfo
= ql_get_drvinfo
,
1904 .get_link
= ethtool_op_get_link
,
1905 .get_msglevel
= ql_get_msglevel
,
1906 .set_msglevel
= ql_set_msglevel
,
1907 .get_pauseparam
= ql_get_pauseparam
,
1910 static int ql_populate_free_queue(struct ql3_adapter
*qdev
)
1912 struct ql_rcv_buf_cb
*lrg_buf_cb
= qdev
->lrg_buf_free_head
;
1916 while (lrg_buf_cb
) {
1917 if (!lrg_buf_cb
->skb
) {
1918 lrg_buf_cb
->skb
= netdev_alloc_skb(qdev
->ndev
,
1919 qdev
->lrg_buffer_len
);
1920 if (unlikely(!lrg_buf_cb
->skb
)) {
1921 printk(KERN_DEBUG PFX
1922 "%s: Failed netdev_alloc_skb().\n",
1927 * We save some space to copy the ethhdr from
1930 skb_reserve(lrg_buf_cb
->skb
, QL_HEADER_SPACE
);
1931 map
= pci_map_single(qdev
->pdev
,
1932 lrg_buf_cb
->skb
->data
,
1933 qdev
->lrg_buffer_len
-
1935 PCI_DMA_FROMDEVICE
);
1937 err
= pci_dma_mapping_error(map
);
1939 printk(KERN_ERR
"%s: PCI mapping failed with error: %d\n",
1940 qdev
->ndev
->name
, err
);
1941 dev_kfree_skb(lrg_buf_cb
->skb
);
1942 lrg_buf_cb
->skb
= NULL
;
1947 lrg_buf_cb
->buf_phy_addr_low
=
1948 cpu_to_le32(LS_64BITS(map
));
1949 lrg_buf_cb
->buf_phy_addr_high
=
1950 cpu_to_le32(MS_64BITS(map
));
1951 pci_unmap_addr_set(lrg_buf_cb
, mapaddr
, map
);
1952 pci_unmap_len_set(lrg_buf_cb
, maplen
,
1953 qdev
->lrg_buffer_len
-
1955 --qdev
->lrg_buf_skb_check
;
1956 if (!qdev
->lrg_buf_skb_check
)
1960 lrg_buf_cb
= lrg_buf_cb
->next
;
1966 * Caller holds hw_lock.
1968 static void ql_update_small_bufq_prod_index(struct ql3_adapter
*qdev
)
1970 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
1971 if (qdev
->small_buf_release_cnt
>= 16) {
1972 while (qdev
->small_buf_release_cnt
>= 16) {
1973 qdev
->small_buf_q_producer_index
++;
1975 if (qdev
->small_buf_q_producer_index
==
1977 qdev
->small_buf_q_producer_index
= 0;
1978 qdev
->small_buf_release_cnt
-= 8;
1981 writel(qdev
->small_buf_q_producer_index
,
1982 &port_regs
->CommonRegs
.rxSmallQProducerIndex
);
1987 * Caller holds hw_lock.
1989 static void ql_update_lrg_bufq_prod_index(struct ql3_adapter
*qdev
)
1991 struct bufq_addr_element
*lrg_buf_q_ele
;
1993 struct ql_rcv_buf_cb
*lrg_buf_cb
;
1994 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
1996 if ((qdev
->lrg_buf_free_count
>= 8)
1997 && (qdev
->lrg_buf_release_cnt
>= 16)) {
1999 if (qdev
->lrg_buf_skb_check
)
2000 if (!ql_populate_free_queue(qdev
))
2003 lrg_buf_q_ele
= qdev
->lrg_buf_next_free
;
2005 while ((qdev
->lrg_buf_release_cnt
>= 16)
2006 && (qdev
->lrg_buf_free_count
>= 8)) {
2008 for (i
= 0; i
< 8; i
++) {
2010 ql_get_from_lrg_buf_free_list(qdev
);
2011 lrg_buf_q_ele
->addr_high
=
2012 lrg_buf_cb
->buf_phy_addr_high
;
2013 lrg_buf_q_ele
->addr_low
=
2014 lrg_buf_cb
->buf_phy_addr_low
;
2017 qdev
->lrg_buf_release_cnt
--;
2020 qdev
->lrg_buf_q_producer_index
++;
2022 if (qdev
->lrg_buf_q_producer_index
== qdev
->num_lbufq_entries
)
2023 qdev
->lrg_buf_q_producer_index
= 0;
2025 if (qdev
->lrg_buf_q_producer_index
==
2026 (qdev
->num_lbufq_entries
- 1)) {
2027 lrg_buf_q_ele
= qdev
->lrg_buf_q_virt_addr
;
2031 qdev
->lrg_buf_next_free
= lrg_buf_q_ele
;
2032 writel(qdev
->lrg_buf_q_producer_index
,
2033 &port_regs
->CommonRegs
.rxLargeQProducerIndex
);
2037 static void ql_process_mac_tx_intr(struct ql3_adapter
*qdev
,
2038 struct ob_mac_iocb_rsp
*mac_rsp
)
2040 struct ql_tx_buf_cb
*tx_cb
;
2044 if(mac_rsp
->flags
& OB_MAC_IOCB_RSP_S
) {
2045 printk(KERN_WARNING
"Frame short but, frame was padded and sent.\n");
2048 tx_cb
= &qdev
->tx_buf
[mac_rsp
->transaction_id
];
2050 /* Check the transmit response flags for any errors */
2051 if(mac_rsp
->flags
& OB_MAC_IOCB_RSP_S
) {
2052 printk(KERN_ERR
"Frame too short to be legal, frame not sent.\n");
2054 qdev
->ndev
->stats
.tx_errors
++;
2056 goto frame_not_sent
;
2059 if(tx_cb
->seg_count
== 0) {
2060 printk(KERN_ERR
"tx_cb->seg_count == 0: %d\n", mac_rsp
->transaction_id
);
2062 qdev
->ndev
->stats
.tx_errors
++;
2064 goto invalid_seg_count
;
2067 pci_unmap_single(qdev
->pdev
,
2068 pci_unmap_addr(&tx_cb
->map
[0], mapaddr
),
2069 pci_unmap_len(&tx_cb
->map
[0], maplen
),
2072 if (tx_cb
->seg_count
) {
2073 for (i
= 1; i
< tx_cb
->seg_count
; i
++) {
2074 pci_unmap_page(qdev
->pdev
,
2075 pci_unmap_addr(&tx_cb
->map
[i
],
2077 pci_unmap_len(&tx_cb
->map
[i
], maplen
),
2081 qdev
->ndev
->stats
.tx_packets
++;
2082 qdev
->ndev
->stats
.tx_bytes
+= tx_cb
->skb
->len
;
2085 dev_kfree_skb_irq(tx_cb
->skb
);
2089 atomic_inc(&qdev
->tx_count
);
2092 static void ql_get_sbuf(struct ql3_adapter
*qdev
)
2094 if (++qdev
->small_buf_index
== NUM_SMALL_BUFFERS
)
2095 qdev
->small_buf_index
= 0;
2096 qdev
->small_buf_release_cnt
++;
2099 static struct ql_rcv_buf_cb
*ql_get_lbuf(struct ql3_adapter
*qdev
)
2101 struct ql_rcv_buf_cb
*lrg_buf_cb
= NULL
;
2102 lrg_buf_cb
= &qdev
->lrg_buf
[qdev
->lrg_buf_index
];
2103 qdev
->lrg_buf_release_cnt
++;
2104 if (++qdev
->lrg_buf_index
== qdev
->num_large_buffers
)
2105 qdev
->lrg_buf_index
= 0;
2110 * The difference between 3022 and 3032 for inbound completions:
2111 * 3022 uses two buffers per completion. The first buffer contains
2112 * (some) header info, the second the remainder of the headers plus
2113 * the data. For this chip we reserve some space at the top of the
2114 * receive buffer so that the header info in buffer one can be
2115 * prepended to the buffer two. Buffer two is the sent up while
2116 * buffer one is returned to the hardware to be reused.
2117 * 3032 receives all of it's data and headers in one buffer for a
2118 * simpler process. 3032 also supports checksum verification as
2119 * can be seen in ql_process_macip_rx_intr().
2121 static void ql_process_mac_rx_intr(struct ql3_adapter
*qdev
,
2122 struct ib_mac_iocb_rsp
*ib_mac_rsp_ptr
)
2124 struct ql_rcv_buf_cb
*lrg_buf_cb1
= NULL
;
2125 struct ql_rcv_buf_cb
*lrg_buf_cb2
= NULL
;
2126 struct sk_buff
*skb
;
2127 u16 length
= le16_to_cpu(ib_mac_rsp_ptr
->length
);
2130 * Get the inbound address list (small buffer).
2134 if (qdev
->device_id
== QL3022_DEVICE_ID
)
2135 lrg_buf_cb1
= ql_get_lbuf(qdev
);
2137 /* start of second buffer */
2138 lrg_buf_cb2
= ql_get_lbuf(qdev
);
2139 skb
= lrg_buf_cb2
->skb
;
2141 qdev
->ndev
->stats
.rx_packets
++;
2142 qdev
->ndev
->stats
.rx_bytes
+= length
;
2144 skb_put(skb
, length
);
2145 pci_unmap_single(qdev
->pdev
,
2146 pci_unmap_addr(lrg_buf_cb2
, mapaddr
),
2147 pci_unmap_len(lrg_buf_cb2
, maplen
),
2148 PCI_DMA_FROMDEVICE
);
2149 prefetch(skb
->data
);
2150 skb
->ip_summed
= CHECKSUM_NONE
;
2151 skb
->protocol
= eth_type_trans(skb
, qdev
->ndev
);
2153 netif_receive_skb(skb
);
2154 qdev
->ndev
->last_rx
= jiffies
;
2155 lrg_buf_cb2
->skb
= NULL
;
2157 if (qdev
->device_id
== QL3022_DEVICE_ID
)
2158 ql_release_to_lrg_buf_free_list(qdev
, lrg_buf_cb1
);
2159 ql_release_to_lrg_buf_free_list(qdev
, lrg_buf_cb2
);
2162 static void ql_process_macip_rx_intr(struct ql3_adapter
*qdev
,
2163 struct ib_ip_iocb_rsp
*ib_ip_rsp_ptr
)
2165 struct ql_rcv_buf_cb
*lrg_buf_cb1
= NULL
;
2166 struct ql_rcv_buf_cb
*lrg_buf_cb2
= NULL
;
2167 struct sk_buff
*skb1
= NULL
, *skb2
;
2168 struct net_device
*ndev
= qdev
->ndev
;
2169 u16 length
= le16_to_cpu(ib_ip_rsp_ptr
->length
);
2173 * Get the inbound address list (small buffer).
2178 if (qdev
->device_id
== QL3022_DEVICE_ID
) {
2179 /* start of first buffer on 3022 */
2180 lrg_buf_cb1
= ql_get_lbuf(qdev
);
2181 skb1
= lrg_buf_cb1
->skb
;
2183 if (*((u16
*) skb1
->data
) != 0xFFFF)
2184 size
+= VLAN_ETH_HLEN
- ETH_HLEN
;
2187 /* start of second buffer */
2188 lrg_buf_cb2
= ql_get_lbuf(qdev
);
2189 skb2
= lrg_buf_cb2
->skb
;
2191 skb_put(skb2
, length
); /* Just the second buffer length here. */
2192 pci_unmap_single(qdev
->pdev
,
2193 pci_unmap_addr(lrg_buf_cb2
, mapaddr
),
2194 pci_unmap_len(lrg_buf_cb2
, maplen
),
2195 PCI_DMA_FROMDEVICE
);
2196 prefetch(skb2
->data
);
2198 skb2
->ip_summed
= CHECKSUM_NONE
;
2199 if (qdev
->device_id
== QL3022_DEVICE_ID
) {
2201 * Copy the ethhdr from first buffer to second. This
2202 * is necessary for 3022 IP completions.
2204 skb_copy_from_linear_data_offset(skb1
, VLAN_ID_LEN
,
2205 skb_push(skb2
, size
), size
);
2207 u16 checksum
= le16_to_cpu(ib_ip_rsp_ptr
->checksum
);
2209 (IB_IP_IOCB_RSP_3032_ICE
|
2210 IB_IP_IOCB_RSP_3032_CE
)) {
2212 "%s: Bad checksum for this %s packet, checksum = %x.\n",
2215 IB_IP_IOCB_RSP_3032_TCP
) ? "TCP" :
2217 } else if ((checksum
& IB_IP_IOCB_RSP_3032_TCP
) ||
2218 (checksum
& IB_IP_IOCB_RSP_3032_UDP
&&
2219 !(checksum
& IB_IP_IOCB_RSP_3032_NUC
))) {
2220 skb2
->ip_summed
= CHECKSUM_UNNECESSARY
;
2223 skb2
->protocol
= eth_type_trans(skb2
, qdev
->ndev
);
2225 netif_receive_skb(skb2
);
2226 ndev
->stats
.rx_packets
++;
2227 ndev
->stats
.rx_bytes
+= length
;
2228 ndev
->last_rx
= jiffies
;
2229 lrg_buf_cb2
->skb
= NULL
;
2231 if (qdev
->device_id
== QL3022_DEVICE_ID
)
2232 ql_release_to_lrg_buf_free_list(qdev
, lrg_buf_cb1
);
2233 ql_release_to_lrg_buf_free_list(qdev
, lrg_buf_cb2
);
2236 static int ql_tx_rx_clean(struct ql3_adapter
*qdev
,
2237 int *tx_cleaned
, int *rx_cleaned
, int work_to_do
)
2239 struct net_rsp_iocb
*net_rsp
;
2240 struct net_device
*ndev
= qdev
->ndev
;
2243 /* While there are entries in the completion queue. */
2244 while ((le32_to_cpu(*(qdev
->prsp_producer_index
)) !=
2245 qdev
->rsp_consumer_index
) && (work_done
< work_to_do
)) {
2247 net_rsp
= qdev
->rsp_current
;
2250 * Fix 4032 chipe undocumented "feature" where bit-8 is set if the
2251 * inbound completion is for a VLAN.
2253 if (qdev
->device_id
== QL3032_DEVICE_ID
)
2254 net_rsp
->opcode
&= 0x7f;
2255 switch (net_rsp
->opcode
) {
2257 case OPCODE_OB_MAC_IOCB_FN0
:
2258 case OPCODE_OB_MAC_IOCB_FN2
:
2259 ql_process_mac_tx_intr(qdev
, (struct ob_mac_iocb_rsp
*)
2264 case OPCODE_IB_MAC_IOCB
:
2265 case OPCODE_IB_3032_MAC_IOCB
:
2266 ql_process_mac_rx_intr(qdev
, (struct ib_mac_iocb_rsp
*)
2271 case OPCODE_IB_IP_IOCB
:
2272 case OPCODE_IB_3032_IP_IOCB
:
2273 ql_process_macip_rx_intr(qdev
, (struct ib_ip_iocb_rsp
*)
2279 u32
*tmp
= (u32
*) net_rsp
;
2281 "%s: Hit default case, not "
2283 " dropping the packet, opcode = "
2285 ndev
->name
, net_rsp
->opcode
);
2287 "0x%08lx 0x%08lx 0x%08lx 0x%08lx \n",
2288 (unsigned long int)tmp
[0],
2289 (unsigned long int)tmp
[1],
2290 (unsigned long int)tmp
[2],
2291 (unsigned long int)tmp
[3]);
2295 qdev
->rsp_consumer_index
++;
2297 if (qdev
->rsp_consumer_index
== NUM_RSP_Q_ENTRIES
) {
2298 qdev
->rsp_consumer_index
= 0;
2299 qdev
->rsp_current
= qdev
->rsp_q_virt_addr
;
2301 qdev
->rsp_current
++;
2304 work_done
= *tx_cleaned
+ *rx_cleaned
;
2310 static int ql_poll(struct napi_struct
*napi
, int budget
)
2312 struct ql3_adapter
*qdev
= container_of(napi
, struct ql3_adapter
, napi
);
2313 struct net_device
*ndev
= qdev
->ndev
;
2314 int rx_cleaned
= 0, tx_cleaned
= 0;
2315 unsigned long hw_flags
;
2316 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
2318 if (!netif_carrier_ok(ndev
))
2321 ql_tx_rx_clean(qdev
, &tx_cleaned
, &rx_cleaned
, budget
);
2323 if (tx_cleaned
+ rx_cleaned
!= budget
||
2324 !netif_running(ndev
)) {
2326 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
2327 __netif_rx_complete(ndev
, napi
);
2328 ql_update_small_bufq_prod_index(qdev
);
2329 ql_update_lrg_bufq_prod_index(qdev
);
2330 writel(qdev
->rsp_consumer_index
,
2331 &port_regs
->CommonRegs
.rspQConsumerIndex
);
2332 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
2334 ql_enable_interrupts(qdev
);
2336 return tx_cleaned
+ rx_cleaned
;
2339 static irqreturn_t
ql3xxx_isr(int irq
, void *dev_id
)
2342 struct net_device
*ndev
= dev_id
;
2343 struct ql3_adapter
*qdev
= netdev_priv(ndev
);
2344 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
2349 port_regs
= qdev
->mem_map_registers
;
2352 ql_read_common_reg_l(qdev
, &port_regs
->CommonRegs
.ispControlStatus
);
2354 if (value
& (ISP_CONTROL_FE
| ISP_CONTROL_RI
)) {
2355 spin_lock(&qdev
->adapter_lock
);
2356 netif_stop_queue(qdev
->ndev
);
2357 netif_carrier_off(qdev
->ndev
);
2358 ql_disable_interrupts(qdev
);
2359 qdev
->port_link_state
= LS_DOWN
;
2360 set_bit(QL_RESET_ACTIVE
,&qdev
->flags
) ;
2362 if (value
& ISP_CONTROL_FE
) {
2367 ql_read_page0_reg_l(qdev
,
2368 &port_regs
->PortFatalErrStatus
);
2369 printk(KERN_WARNING PFX
2370 "%s: Resetting chip. PortFatalErrStatus "
2371 "register = 0x%x\n", ndev
->name
, var
);
2372 set_bit(QL_RESET_START
,&qdev
->flags
) ;
2375 * Soft Reset Requested.
2377 set_bit(QL_RESET_PER_SCSI
,&qdev
->flags
) ;
2379 "%s: Another function issued a reset to the "
2380 "chip. ISR value = %x.\n", ndev
->name
, value
);
2382 queue_delayed_work(qdev
->workqueue
, &qdev
->reset_work
, 0);
2383 spin_unlock(&qdev
->adapter_lock
);
2384 } else if (value
& ISP_IMR_DISABLE_CMPL_INT
) {
2385 ql_disable_interrupts(qdev
);
2386 if (likely(netif_rx_schedule_prep(ndev
, &qdev
->napi
))) {
2387 __netif_rx_schedule(ndev
, &qdev
->napi
);
2393 return IRQ_RETVAL(handled
);
2397 * Get the total number of segments needed for the
2398 * given number of fragments. This is necessary because
2399 * outbound address lists (OAL) will be used when more than
2400 * two frags are given. Each address list has 5 addr/len
2401 * pairs. The 5th pair in each AOL is used to point to
2402 * the next AOL if more frags are coming.
2403 * That is why the frags:segment count ratio is not linear.
2405 static int ql_get_seg_count(struct ql3_adapter
*qdev
,
2406 unsigned short frags
)
2408 if (qdev
->device_id
== QL3022_DEVICE_ID
)
2412 case 0: return 1; /* just the skb->data seg */
2413 case 1: return 2; /* skb->data + 1 frag */
2414 case 2: return 3; /* skb->data + 2 frags */
2415 case 3: return 5; /* skb->data + 1 frag + 1 AOL containting 2 frags */
2435 static void ql_hw_csum_setup(const struct sk_buff
*skb
,
2436 struct ob_mac_iocb_req
*mac_iocb_ptr
)
2438 const struct iphdr
*ip
= ip_hdr(skb
);
2440 mac_iocb_ptr
->ip_hdr_off
= skb_network_offset(skb
);
2441 mac_iocb_ptr
->ip_hdr_len
= ip
->ihl
;
2443 if (ip
->protocol
== IPPROTO_TCP
) {
2444 mac_iocb_ptr
->flags1
|= OB_3032MAC_IOCB_REQ_TC
|
2445 OB_3032MAC_IOCB_REQ_IC
;
2447 mac_iocb_ptr
->flags1
|= OB_3032MAC_IOCB_REQ_UC
|
2448 OB_3032MAC_IOCB_REQ_IC
;
2454 * Map the buffers for this transmit. This will return
2455 * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
2457 static int ql_send_map(struct ql3_adapter
*qdev
,
2458 struct ob_mac_iocb_req
*mac_iocb_ptr
,
2459 struct ql_tx_buf_cb
*tx_cb
,
2460 struct sk_buff
*skb
)
2463 struct oal_entry
*oal_entry
;
2464 int len
= skb_headlen(skb
);
2467 int completed_segs
, i
;
2468 int seg_cnt
, seg
= 0;
2469 int frag_cnt
= (int)skb_shinfo(skb
)->nr_frags
;
2471 seg_cnt
= tx_cb
->seg_count
;
2473 * Map the skb buffer first.
2475 map
= pci_map_single(qdev
->pdev
, skb
->data
, len
, PCI_DMA_TODEVICE
);
2477 err
= pci_dma_mapping_error(map
);
2479 printk(KERN_ERR
"%s: PCI mapping failed with error: %d\n",
2480 qdev
->ndev
->name
, err
);
2482 return NETDEV_TX_BUSY
;
2485 oal_entry
= (struct oal_entry
*)&mac_iocb_ptr
->buf_addr0_low
;
2486 oal_entry
->dma_lo
= cpu_to_le32(LS_64BITS(map
));
2487 oal_entry
->dma_hi
= cpu_to_le32(MS_64BITS(map
));
2488 oal_entry
->len
= cpu_to_le32(len
);
2489 pci_unmap_addr_set(&tx_cb
->map
[seg
], mapaddr
, map
);
2490 pci_unmap_len_set(&tx_cb
->map
[seg
], maplen
, len
);
2494 /* Terminate the last segment. */
2496 cpu_to_le32(le32_to_cpu(oal_entry
->len
) | OAL_LAST_ENTRY
);
2499 for (completed_segs
=0; completed_segs
<frag_cnt
; completed_segs
++,seg
++) {
2500 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[completed_segs
];
2502 if ((seg
== 2 && seg_cnt
> 3) || /* Check for continuation */
2503 (seg
== 7 && seg_cnt
> 8) || /* requirements. It's strange */
2504 (seg
== 12 && seg_cnt
> 13) || /* but necessary. */
2505 (seg
== 17 && seg_cnt
> 18)) {
2506 /* Continuation entry points to outbound address list. */
2507 map
= pci_map_single(qdev
->pdev
, oal
,
2511 err
= pci_dma_mapping_error(map
);
2514 printk(KERN_ERR
"%s: PCI mapping outbound address list with error: %d\n",
2515 qdev
->ndev
->name
, err
);
2519 oal_entry
->dma_lo
= cpu_to_le32(LS_64BITS(map
));
2520 oal_entry
->dma_hi
= cpu_to_le32(MS_64BITS(map
));
2522 cpu_to_le32(sizeof(struct oal
) |
2524 pci_unmap_addr_set(&tx_cb
->map
[seg
], mapaddr
,
2526 pci_unmap_len_set(&tx_cb
->map
[seg
], maplen
,
2527 sizeof(struct oal
));
2528 oal_entry
= (struct oal_entry
*)oal
;
2534 pci_map_page(qdev
->pdev
, frag
->page
,
2535 frag
->page_offset
, frag
->size
,
2538 err
= pci_dma_mapping_error(map
);
2540 printk(KERN_ERR
"%s: PCI mapping frags failed with error: %d\n",
2541 qdev
->ndev
->name
, err
);
2545 oal_entry
->dma_lo
= cpu_to_le32(LS_64BITS(map
));
2546 oal_entry
->dma_hi
= cpu_to_le32(MS_64BITS(map
));
2547 oal_entry
->len
= cpu_to_le32(frag
->size
);
2548 pci_unmap_addr_set(&tx_cb
->map
[seg
], mapaddr
, map
);
2549 pci_unmap_len_set(&tx_cb
->map
[seg
], maplen
,
2552 /* Terminate the last segment. */
2554 cpu_to_le32(le32_to_cpu(oal_entry
->len
) | OAL_LAST_ENTRY
);
2557 return NETDEV_TX_OK
;
2560 /* A PCI mapping failed and now we will need to back out
2561 * We need to traverse through the oal's and associated pages which
2562 * have been mapped and now we must unmap them to clean up properly
2566 oal_entry
= (struct oal_entry
*)&mac_iocb_ptr
->buf_addr0_low
;
2568 for (i
=0; i
<completed_segs
; i
++,seg
++) {
2571 if((seg
== 2 && seg_cnt
> 3) || /* Check for continuation */
2572 (seg
== 7 && seg_cnt
> 8) || /* requirements. It's strange */
2573 (seg
== 12 && seg_cnt
> 13) || /* but necessary. */
2574 (seg
== 17 && seg_cnt
> 18)) {
2575 pci_unmap_single(qdev
->pdev
,
2576 pci_unmap_addr(&tx_cb
->map
[seg
], mapaddr
),
2577 pci_unmap_len(&tx_cb
->map
[seg
], maplen
),
2583 pci_unmap_page(qdev
->pdev
,
2584 pci_unmap_addr(&tx_cb
->map
[seg
], mapaddr
),
2585 pci_unmap_len(&tx_cb
->map
[seg
], maplen
),
2589 pci_unmap_single(qdev
->pdev
,
2590 pci_unmap_addr(&tx_cb
->map
[0], mapaddr
),
2591 pci_unmap_addr(&tx_cb
->map
[0], maplen
),
2594 return NETDEV_TX_BUSY
;
2599 * The difference between 3022 and 3032 sends:
2600 * 3022 only supports a simple single segment transmission.
2601 * 3032 supports checksumming and scatter/gather lists (fragments).
2602 * The 3032 supports sglists by using the 3 addr/len pairs (ALP)
2603 * in the IOCB plus a chain of outbound address lists (OAL) that
2604 * each contain 5 ALPs. The last ALP of the IOCB (3rd) or OAL (5th)
2605 * will used to point to an OAL when more ALP entries are required.
2606 * The IOCB is always the top of the chain followed by one or more
2607 * OALs (when necessary).
2609 static int ql3xxx_send(struct sk_buff
*skb
, struct net_device
*ndev
)
2611 struct ql3_adapter
*qdev
= (struct ql3_adapter
*)netdev_priv(ndev
);
2612 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
2613 struct ql_tx_buf_cb
*tx_cb
;
2614 u32 tot_len
= skb
->len
;
2615 struct ob_mac_iocb_req
*mac_iocb_ptr
;
2617 if (unlikely(atomic_read(&qdev
->tx_count
) < 2)) {
2618 return NETDEV_TX_BUSY
;
2621 tx_cb
= &qdev
->tx_buf
[qdev
->req_producer_index
] ;
2622 if((tx_cb
->seg_count
= ql_get_seg_count(qdev
,
2623 (skb_shinfo(skb
)->nr_frags
))) == -1) {
2624 printk(KERN_ERR PFX
"%s: invalid segment count!\n",__func__
);
2625 return NETDEV_TX_OK
;
2628 mac_iocb_ptr
= tx_cb
->queue_entry
;
2629 memset((void *)mac_iocb_ptr
, 0, sizeof(struct ob_mac_iocb_req
));
2630 mac_iocb_ptr
->opcode
= qdev
->mac_ob_opcode
;
2631 mac_iocb_ptr
->flags
= OB_MAC_IOCB_REQ_X
;
2632 mac_iocb_ptr
->flags
|= qdev
->mb_bit_mask
;
2633 mac_iocb_ptr
->transaction_id
= qdev
->req_producer_index
;
2634 mac_iocb_ptr
->data_len
= cpu_to_le16((u16
) tot_len
);
2636 if (qdev
->device_id
== QL3032_DEVICE_ID
&&
2637 skb
->ip_summed
== CHECKSUM_PARTIAL
)
2638 ql_hw_csum_setup(skb
, mac_iocb_ptr
);
2640 if(ql_send_map(qdev
,mac_iocb_ptr
,tx_cb
,skb
) != NETDEV_TX_OK
) {
2641 printk(KERN_ERR PFX
"%s: Could not map the segments!\n",__func__
);
2642 return NETDEV_TX_BUSY
;
2646 qdev
->req_producer_index
++;
2647 if (qdev
->req_producer_index
== NUM_REQ_Q_ENTRIES
)
2648 qdev
->req_producer_index
= 0;
2650 ql_write_common_reg_l(qdev
,
2651 &port_regs
->CommonRegs
.reqQProducerIndex
,
2652 qdev
->req_producer_index
);
2654 ndev
->trans_start
= jiffies
;
2655 if (netif_msg_tx_queued(qdev
))
2656 printk(KERN_DEBUG PFX
"%s: tx queued, slot %d, len %d\n",
2657 ndev
->name
, qdev
->req_producer_index
, skb
->len
);
2659 atomic_dec(&qdev
->tx_count
);
2660 return NETDEV_TX_OK
;
2663 static int ql_alloc_net_req_rsp_queues(struct ql3_adapter
*qdev
)
2666 (u32
) (NUM_REQ_Q_ENTRIES
* sizeof(struct ob_mac_iocb_req
));
2668 qdev
->req_q_virt_addr
=
2669 pci_alloc_consistent(qdev
->pdev
,
2670 (size_t) qdev
->req_q_size
,
2671 &qdev
->req_q_phy_addr
);
2673 if ((qdev
->req_q_virt_addr
== NULL
) ||
2674 LS_64BITS(qdev
->req_q_phy_addr
) & (qdev
->req_q_size
- 1)) {
2675 printk(KERN_ERR PFX
"%s: reqQ failed.\n",
2680 qdev
->rsp_q_size
= NUM_RSP_Q_ENTRIES
* sizeof(struct net_rsp_iocb
);
2682 qdev
->rsp_q_virt_addr
=
2683 pci_alloc_consistent(qdev
->pdev
,
2684 (size_t) qdev
->rsp_q_size
,
2685 &qdev
->rsp_q_phy_addr
);
2687 if ((qdev
->rsp_q_virt_addr
== NULL
) ||
2688 LS_64BITS(qdev
->rsp_q_phy_addr
) & (qdev
->rsp_q_size
- 1)) {
2690 "%s: rspQ allocation failed\n",
2692 pci_free_consistent(qdev
->pdev
, (size_t) qdev
->req_q_size
,
2693 qdev
->req_q_virt_addr
,
2694 qdev
->req_q_phy_addr
);
2698 set_bit(QL_ALLOC_REQ_RSP_Q_DONE
,&qdev
->flags
);
2703 static void ql_free_net_req_rsp_queues(struct ql3_adapter
*qdev
)
2705 if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE
,&qdev
->flags
)) {
2706 printk(KERN_INFO PFX
2707 "%s: Already done.\n", qdev
->ndev
->name
);
2711 pci_free_consistent(qdev
->pdev
,
2713 qdev
->req_q_virt_addr
, qdev
->req_q_phy_addr
);
2715 qdev
->req_q_virt_addr
= NULL
;
2717 pci_free_consistent(qdev
->pdev
,
2719 qdev
->rsp_q_virt_addr
, qdev
->rsp_q_phy_addr
);
2721 qdev
->rsp_q_virt_addr
= NULL
;
2723 clear_bit(QL_ALLOC_REQ_RSP_Q_DONE
,&qdev
->flags
);
2726 static int ql_alloc_buffer_queues(struct ql3_adapter
*qdev
)
2728 /* Create Large Buffer Queue */
2729 qdev
->lrg_buf_q_size
=
2730 qdev
->num_lbufq_entries
* sizeof(struct lrg_buf_q_entry
);
2731 if (qdev
->lrg_buf_q_size
< PAGE_SIZE
)
2732 qdev
->lrg_buf_q_alloc_size
= PAGE_SIZE
;
2734 qdev
->lrg_buf_q_alloc_size
= qdev
->lrg_buf_q_size
* 2;
2736 qdev
->lrg_buf
= kmalloc(qdev
->num_large_buffers
* sizeof(struct ql_rcv_buf_cb
),GFP_KERNEL
);
2737 if (qdev
->lrg_buf
== NULL
) {
2739 "%s: qdev->lrg_buf alloc failed.\n", qdev
->ndev
->name
);
2743 qdev
->lrg_buf_q_alloc_virt_addr
=
2744 pci_alloc_consistent(qdev
->pdev
,
2745 qdev
->lrg_buf_q_alloc_size
,
2746 &qdev
->lrg_buf_q_alloc_phy_addr
);
2748 if (qdev
->lrg_buf_q_alloc_virt_addr
== NULL
) {
2750 "%s: lBufQ failed\n", qdev
->ndev
->name
);
2753 qdev
->lrg_buf_q_virt_addr
= qdev
->lrg_buf_q_alloc_virt_addr
;
2754 qdev
->lrg_buf_q_phy_addr
= qdev
->lrg_buf_q_alloc_phy_addr
;
2756 /* Create Small Buffer Queue */
2757 qdev
->small_buf_q_size
=
2758 NUM_SBUFQ_ENTRIES
* sizeof(struct lrg_buf_q_entry
);
2759 if (qdev
->small_buf_q_size
< PAGE_SIZE
)
2760 qdev
->small_buf_q_alloc_size
= PAGE_SIZE
;
2762 qdev
->small_buf_q_alloc_size
= qdev
->small_buf_q_size
* 2;
2764 qdev
->small_buf_q_alloc_virt_addr
=
2765 pci_alloc_consistent(qdev
->pdev
,
2766 qdev
->small_buf_q_alloc_size
,
2767 &qdev
->small_buf_q_alloc_phy_addr
);
2769 if (qdev
->small_buf_q_alloc_virt_addr
== NULL
) {
2771 "%s: Small Buffer Queue allocation failed.\n",
2773 pci_free_consistent(qdev
->pdev
, qdev
->lrg_buf_q_alloc_size
,
2774 qdev
->lrg_buf_q_alloc_virt_addr
,
2775 qdev
->lrg_buf_q_alloc_phy_addr
);
2779 qdev
->small_buf_q_virt_addr
= qdev
->small_buf_q_alloc_virt_addr
;
2780 qdev
->small_buf_q_phy_addr
= qdev
->small_buf_q_alloc_phy_addr
;
2781 set_bit(QL_ALLOC_BUFQS_DONE
,&qdev
->flags
);
2785 static void ql_free_buffer_queues(struct ql3_adapter
*qdev
)
2787 if (!test_bit(QL_ALLOC_BUFQS_DONE
,&qdev
->flags
)) {
2788 printk(KERN_INFO PFX
2789 "%s: Already done.\n", qdev
->ndev
->name
);
2792 if(qdev
->lrg_buf
) kfree(qdev
->lrg_buf
);
2793 pci_free_consistent(qdev
->pdev
,
2794 qdev
->lrg_buf_q_alloc_size
,
2795 qdev
->lrg_buf_q_alloc_virt_addr
,
2796 qdev
->lrg_buf_q_alloc_phy_addr
);
2798 qdev
->lrg_buf_q_virt_addr
= NULL
;
2800 pci_free_consistent(qdev
->pdev
,
2801 qdev
->small_buf_q_alloc_size
,
2802 qdev
->small_buf_q_alloc_virt_addr
,
2803 qdev
->small_buf_q_alloc_phy_addr
);
2805 qdev
->small_buf_q_virt_addr
= NULL
;
2807 clear_bit(QL_ALLOC_BUFQS_DONE
,&qdev
->flags
);
2810 static int ql_alloc_small_buffers(struct ql3_adapter
*qdev
)
2813 struct bufq_addr_element
*small_buf_q_entry
;
2815 /* Currently we allocate on one of memory and use it for smallbuffers */
2816 qdev
->small_buf_total_size
=
2817 (QL_ADDR_ELE_PER_BUFQ_ENTRY
* NUM_SBUFQ_ENTRIES
*
2818 QL_SMALL_BUFFER_SIZE
);
2820 qdev
->small_buf_virt_addr
=
2821 pci_alloc_consistent(qdev
->pdev
,
2822 qdev
->small_buf_total_size
,
2823 &qdev
->small_buf_phy_addr
);
2825 if (qdev
->small_buf_virt_addr
== NULL
) {
2827 "%s: Failed to get small buffer memory.\n",
2832 qdev
->small_buf_phy_addr_low
= LS_64BITS(qdev
->small_buf_phy_addr
);
2833 qdev
->small_buf_phy_addr_high
= MS_64BITS(qdev
->small_buf_phy_addr
);
2835 small_buf_q_entry
= qdev
->small_buf_q_virt_addr
;
2837 /* Initialize the small buffer queue. */
2838 for (i
= 0; i
< (QL_ADDR_ELE_PER_BUFQ_ENTRY
* NUM_SBUFQ_ENTRIES
); i
++) {
2839 small_buf_q_entry
->addr_high
=
2840 cpu_to_le32(qdev
->small_buf_phy_addr_high
);
2841 small_buf_q_entry
->addr_low
=
2842 cpu_to_le32(qdev
->small_buf_phy_addr_low
+
2843 (i
* QL_SMALL_BUFFER_SIZE
));
2844 small_buf_q_entry
++;
2846 qdev
->small_buf_index
= 0;
2847 set_bit(QL_ALLOC_SMALL_BUF_DONE
,&qdev
->flags
);
2851 static void ql_free_small_buffers(struct ql3_adapter
*qdev
)
2853 if (!test_bit(QL_ALLOC_SMALL_BUF_DONE
,&qdev
->flags
)) {
2854 printk(KERN_INFO PFX
2855 "%s: Already done.\n", qdev
->ndev
->name
);
2858 if (qdev
->small_buf_virt_addr
!= NULL
) {
2859 pci_free_consistent(qdev
->pdev
,
2860 qdev
->small_buf_total_size
,
2861 qdev
->small_buf_virt_addr
,
2862 qdev
->small_buf_phy_addr
);
2864 qdev
->small_buf_virt_addr
= NULL
;
2868 static void ql_free_large_buffers(struct ql3_adapter
*qdev
)
2871 struct ql_rcv_buf_cb
*lrg_buf_cb
;
2873 for (i
= 0; i
< qdev
->num_large_buffers
; i
++) {
2874 lrg_buf_cb
= &qdev
->lrg_buf
[i
];
2875 if (lrg_buf_cb
->skb
) {
2876 dev_kfree_skb(lrg_buf_cb
->skb
);
2877 pci_unmap_single(qdev
->pdev
,
2878 pci_unmap_addr(lrg_buf_cb
, mapaddr
),
2879 pci_unmap_len(lrg_buf_cb
, maplen
),
2880 PCI_DMA_FROMDEVICE
);
2881 memset(lrg_buf_cb
, 0, sizeof(struct ql_rcv_buf_cb
));
2888 static void ql_init_large_buffers(struct ql3_adapter
*qdev
)
2891 struct ql_rcv_buf_cb
*lrg_buf_cb
;
2892 struct bufq_addr_element
*buf_addr_ele
= qdev
->lrg_buf_q_virt_addr
;
2894 for (i
= 0; i
< qdev
->num_large_buffers
; i
++) {
2895 lrg_buf_cb
= &qdev
->lrg_buf
[i
];
2896 buf_addr_ele
->addr_high
= lrg_buf_cb
->buf_phy_addr_high
;
2897 buf_addr_ele
->addr_low
= lrg_buf_cb
->buf_phy_addr_low
;
2900 qdev
->lrg_buf_index
= 0;
2901 qdev
->lrg_buf_skb_check
= 0;
2904 static int ql_alloc_large_buffers(struct ql3_adapter
*qdev
)
2907 struct ql_rcv_buf_cb
*lrg_buf_cb
;
2908 struct sk_buff
*skb
;
2912 for (i
= 0; i
< qdev
->num_large_buffers
; i
++) {
2913 skb
= netdev_alloc_skb(qdev
->ndev
,
2914 qdev
->lrg_buffer_len
);
2915 if (unlikely(!skb
)) {
2916 /* Better luck next round */
2918 "%s: large buff alloc failed, "
2919 "for %d bytes at index %d.\n",
2921 qdev
->lrg_buffer_len
* 2, i
);
2922 ql_free_large_buffers(qdev
);
2926 lrg_buf_cb
= &qdev
->lrg_buf
[i
];
2927 memset(lrg_buf_cb
, 0, sizeof(struct ql_rcv_buf_cb
));
2928 lrg_buf_cb
->index
= i
;
2929 lrg_buf_cb
->skb
= skb
;
2931 * We save some space to copy the ethhdr from first
2934 skb_reserve(skb
, QL_HEADER_SPACE
);
2935 map
= pci_map_single(qdev
->pdev
,
2937 qdev
->lrg_buffer_len
-
2939 PCI_DMA_FROMDEVICE
);
2941 err
= pci_dma_mapping_error(map
);
2943 printk(KERN_ERR
"%s: PCI mapping failed with error: %d\n",
2944 qdev
->ndev
->name
, err
);
2945 ql_free_large_buffers(qdev
);
2949 pci_unmap_addr_set(lrg_buf_cb
, mapaddr
, map
);
2950 pci_unmap_len_set(lrg_buf_cb
, maplen
,
2951 qdev
->lrg_buffer_len
-
2953 lrg_buf_cb
->buf_phy_addr_low
=
2954 cpu_to_le32(LS_64BITS(map
));
2955 lrg_buf_cb
->buf_phy_addr_high
=
2956 cpu_to_le32(MS_64BITS(map
));
2962 static void ql_free_send_free_list(struct ql3_adapter
*qdev
)
2964 struct ql_tx_buf_cb
*tx_cb
;
2967 tx_cb
= &qdev
->tx_buf
[0];
2968 for (i
= 0; i
< NUM_REQ_Q_ENTRIES
; i
++) {
2977 static int ql_create_send_free_list(struct ql3_adapter
*qdev
)
2979 struct ql_tx_buf_cb
*tx_cb
;
2981 struct ob_mac_iocb_req
*req_q_curr
=
2982 qdev
->req_q_virt_addr
;
2984 /* Create free list of transmit buffers */
2985 for (i
= 0; i
< NUM_REQ_Q_ENTRIES
; i
++) {
2987 tx_cb
= &qdev
->tx_buf
[i
];
2989 tx_cb
->queue_entry
= req_q_curr
;
2991 tx_cb
->oal
= kmalloc(512, GFP_KERNEL
);
2992 if (tx_cb
->oal
== NULL
)
2998 static int ql_alloc_mem_resources(struct ql3_adapter
*qdev
)
3000 if (qdev
->ndev
->mtu
== NORMAL_MTU_SIZE
) {
3001 qdev
->num_lbufq_entries
= NUM_LBUFQ_ENTRIES
;
3002 qdev
->lrg_buffer_len
= NORMAL_MTU_SIZE
;
3004 else if (qdev
->ndev
->mtu
== JUMBO_MTU_SIZE
) {
3006 * Bigger buffers, so less of them.
3008 qdev
->num_lbufq_entries
= JUMBO_NUM_LBUFQ_ENTRIES
;
3009 qdev
->lrg_buffer_len
= JUMBO_MTU_SIZE
;
3012 "%s: Invalid mtu size. Only 1500 and 9000 are accepted.\n",
3016 qdev
->num_large_buffers
= qdev
->num_lbufq_entries
* QL_ADDR_ELE_PER_BUFQ_ENTRY
;
3017 qdev
->lrg_buffer_len
+= VLAN_ETH_HLEN
+ VLAN_ID_LEN
+ QL_HEADER_SPACE
;
3018 qdev
->max_frame_size
=
3019 (qdev
->lrg_buffer_len
- QL_HEADER_SPACE
) + ETHERNET_CRC_SIZE
;
3022 * First allocate a page of shared memory and use it for shadow
3023 * locations of Network Request Queue Consumer Address Register and
3024 * Network Completion Queue Producer Index Register
3026 qdev
->shadow_reg_virt_addr
=
3027 pci_alloc_consistent(qdev
->pdev
,
3028 PAGE_SIZE
, &qdev
->shadow_reg_phy_addr
);
3030 if (qdev
->shadow_reg_virt_addr
!= NULL
) {
3031 qdev
->preq_consumer_index
= (u16
*) qdev
->shadow_reg_virt_addr
;
3032 qdev
->req_consumer_index_phy_addr_high
=
3033 MS_64BITS(qdev
->shadow_reg_phy_addr
);
3034 qdev
->req_consumer_index_phy_addr_low
=
3035 LS_64BITS(qdev
->shadow_reg_phy_addr
);
3037 qdev
->prsp_producer_index
=
3038 (u32
*) (((u8
*) qdev
->preq_consumer_index
) + 8);
3039 qdev
->rsp_producer_index_phy_addr_high
=
3040 qdev
->req_consumer_index_phy_addr_high
;
3041 qdev
->rsp_producer_index_phy_addr_low
=
3042 qdev
->req_consumer_index_phy_addr_low
+ 8;
3045 "%s: shadowReg Alloc failed.\n", qdev
->ndev
->name
);
3049 if (ql_alloc_net_req_rsp_queues(qdev
) != 0) {
3051 "%s: ql_alloc_net_req_rsp_queues failed.\n",
3056 if (ql_alloc_buffer_queues(qdev
) != 0) {
3058 "%s: ql_alloc_buffer_queues failed.\n",
3060 goto err_buffer_queues
;
3063 if (ql_alloc_small_buffers(qdev
) != 0) {
3065 "%s: ql_alloc_small_buffers failed\n", qdev
->ndev
->name
);
3066 goto err_small_buffers
;
3069 if (ql_alloc_large_buffers(qdev
) != 0) {
3071 "%s: ql_alloc_large_buffers failed\n", qdev
->ndev
->name
);
3072 goto err_small_buffers
;
3075 /* Initialize the large buffer queue. */
3076 ql_init_large_buffers(qdev
);
3077 if (ql_create_send_free_list(qdev
))
3080 qdev
->rsp_current
= qdev
->rsp_q_virt_addr
;
3084 ql_free_send_free_list(qdev
);
3086 ql_free_buffer_queues(qdev
);
3088 ql_free_net_req_rsp_queues(qdev
);
3090 pci_free_consistent(qdev
->pdev
,
3092 qdev
->shadow_reg_virt_addr
,
3093 qdev
->shadow_reg_phy_addr
);
3098 static void ql_free_mem_resources(struct ql3_adapter
*qdev
)
3100 ql_free_send_free_list(qdev
);
3101 ql_free_large_buffers(qdev
);
3102 ql_free_small_buffers(qdev
);
3103 ql_free_buffer_queues(qdev
);
3104 ql_free_net_req_rsp_queues(qdev
);
3105 if (qdev
->shadow_reg_virt_addr
!= NULL
) {
3106 pci_free_consistent(qdev
->pdev
,
3108 qdev
->shadow_reg_virt_addr
,
3109 qdev
->shadow_reg_phy_addr
);
3110 qdev
->shadow_reg_virt_addr
= NULL
;
3114 static int ql_init_misc_registers(struct ql3_adapter
*qdev
)
3116 struct ql3xxx_local_ram_registers __iomem
*local_ram
=
3117 (void __iomem
*)qdev
->mem_map_registers
;
3119 if(ql_sem_spinlock(qdev
, QL_DDR_RAM_SEM_MASK
,
3120 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
) *
3124 ql_write_page2_reg(qdev
,
3125 &local_ram
->bufletSize
, qdev
->nvram_data
.bufletSize
);
3127 ql_write_page2_reg(qdev
,
3128 &local_ram
->maxBufletCount
,
3129 qdev
->nvram_data
.bufletCount
);
3131 ql_write_page2_reg(qdev
,
3132 &local_ram
->freeBufletThresholdLow
,
3133 (qdev
->nvram_data
.tcpWindowThreshold25
<< 16) |
3134 (qdev
->nvram_data
.tcpWindowThreshold0
));
3136 ql_write_page2_reg(qdev
,
3137 &local_ram
->freeBufletThresholdHigh
,
3138 qdev
->nvram_data
.tcpWindowThreshold50
);
3140 ql_write_page2_reg(qdev
,
3141 &local_ram
->ipHashTableBase
,
3142 (qdev
->nvram_data
.ipHashTableBaseHi
<< 16) |
3143 qdev
->nvram_data
.ipHashTableBaseLo
);
3144 ql_write_page2_reg(qdev
,
3145 &local_ram
->ipHashTableCount
,
3146 qdev
->nvram_data
.ipHashTableSize
);
3147 ql_write_page2_reg(qdev
,
3148 &local_ram
->tcpHashTableBase
,
3149 (qdev
->nvram_data
.tcpHashTableBaseHi
<< 16) |
3150 qdev
->nvram_data
.tcpHashTableBaseLo
);
3151 ql_write_page2_reg(qdev
,
3152 &local_ram
->tcpHashTableCount
,
3153 qdev
->nvram_data
.tcpHashTableSize
);
3154 ql_write_page2_reg(qdev
,
3155 &local_ram
->ncbBase
,
3156 (qdev
->nvram_data
.ncbTableBaseHi
<< 16) |
3157 qdev
->nvram_data
.ncbTableBaseLo
);
3158 ql_write_page2_reg(qdev
,
3159 &local_ram
->maxNcbCount
,
3160 qdev
->nvram_data
.ncbTableSize
);
3161 ql_write_page2_reg(qdev
,
3162 &local_ram
->drbBase
,
3163 (qdev
->nvram_data
.drbTableBaseHi
<< 16) |
3164 qdev
->nvram_data
.drbTableBaseLo
);
3165 ql_write_page2_reg(qdev
,
3166 &local_ram
->maxDrbCount
,
3167 qdev
->nvram_data
.drbTableSize
);
3168 ql_sem_unlock(qdev
, QL_DDR_RAM_SEM_MASK
);
3172 static int ql_adapter_initialize(struct ql3_adapter
*qdev
)
3175 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
3176 struct ql3xxx_host_memory_registers __iomem
*hmem_regs
=
3177 (void __iomem
*)port_regs
;
3181 if(ql_mii_setup(qdev
))
3184 /* Bring out PHY out of reset */
3185 ql_write_common_reg(qdev
, &port_regs
->CommonRegs
.serialPortInterfaceReg
,
3186 (ISP_SERIAL_PORT_IF_WE
|
3187 (ISP_SERIAL_PORT_IF_WE
<< 16)));
3189 qdev
->port_link_state
= LS_DOWN
;
3190 netif_carrier_off(qdev
->ndev
);
3192 /* V2 chip fix for ARS-39168. */
3193 ql_write_common_reg(qdev
, &port_regs
->CommonRegs
.serialPortInterfaceReg
,
3194 (ISP_SERIAL_PORT_IF_SDE
|
3195 (ISP_SERIAL_PORT_IF_SDE
<< 16)));
3197 /* Request Queue Registers */
3198 *((u32
*) (qdev
->preq_consumer_index
)) = 0;
3199 atomic_set(&qdev
->tx_count
,NUM_REQ_Q_ENTRIES
);
3200 qdev
->req_producer_index
= 0;
3202 ql_write_page1_reg(qdev
,
3203 &hmem_regs
->reqConsumerIndexAddrHigh
,
3204 qdev
->req_consumer_index_phy_addr_high
);
3205 ql_write_page1_reg(qdev
,
3206 &hmem_regs
->reqConsumerIndexAddrLow
,
3207 qdev
->req_consumer_index_phy_addr_low
);
3209 ql_write_page1_reg(qdev
,
3210 &hmem_regs
->reqBaseAddrHigh
,
3211 MS_64BITS(qdev
->req_q_phy_addr
));
3212 ql_write_page1_reg(qdev
,
3213 &hmem_regs
->reqBaseAddrLow
,
3214 LS_64BITS(qdev
->req_q_phy_addr
));
3215 ql_write_page1_reg(qdev
, &hmem_regs
->reqLength
, NUM_REQ_Q_ENTRIES
);
3217 /* Response Queue Registers */
3218 *((u16
*) (qdev
->prsp_producer_index
)) = 0;
3219 qdev
->rsp_consumer_index
= 0;
3220 qdev
->rsp_current
= qdev
->rsp_q_virt_addr
;
3222 ql_write_page1_reg(qdev
,
3223 &hmem_regs
->rspProducerIndexAddrHigh
,
3224 qdev
->rsp_producer_index_phy_addr_high
);
3226 ql_write_page1_reg(qdev
,
3227 &hmem_regs
->rspProducerIndexAddrLow
,
3228 qdev
->rsp_producer_index_phy_addr_low
);
3230 ql_write_page1_reg(qdev
,
3231 &hmem_regs
->rspBaseAddrHigh
,
3232 MS_64BITS(qdev
->rsp_q_phy_addr
));
3234 ql_write_page1_reg(qdev
,
3235 &hmem_regs
->rspBaseAddrLow
,
3236 LS_64BITS(qdev
->rsp_q_phy_addr
));
3238 ql_write_page1_reg(qdev
, &hmem_regs
->rspLength
, NUM_RSP_Q_ENTRIES
);
3240 /* Large Buffer Queue */
3241 ql_write_page1_reg(qdev
,
3242 &hmem_regs
->rxLargeQBaseAddrHigh
,
3243 MS_64BITS(qdev
->lrg_buf_q_phy_addr
));
3245 ql_write_page1_reg(qdev
,
3246 &hmem_regs
->rxLargeQBaseAddrLow
,
3247 LS_64BITS(qdev
->lrg_buf_q_phy_addr
));
3249 ql_write_page1_reg(qdev
, &hmem_regs
->rxLargeQLength
, qdev
->num_lbufq_entries
);
3251 ql_write_page1_reg(qdev
,
3252 &hmem_regs
->rxLargeBufferLength
,
3253 qdev
->lrg_buffer_len
);
3255 /* Small Buffer Queue */
3256 ql_write_page1_reg(qdev
,
3257 &hmem_regs
->rxSmallQBaseAddrHigh
,
3258 MS_64BITS(qdev
->small_buf_q_phy_addr
));
3260 ql_write_page1_reg(qdev
,
3261 &hmem_regs
->rxSmallQBaseAddrLow
,
3262 LS_64BITS(qdev
->small_buf_q_phy_addr
));
3264 ql_write_page1_reg(qdev
, &hmem_regs
->rxSmallQLength
, NUM_SBUFQ_ENTRIES
);
3265 ql_write_page1_reg(qdev
,
3266 &hmem_regs
->rxSmallBufferLength
,
3267 QL_SMALL_BUFFER_SIZE
);
3269 qdev
->small_buf_q_producer_index
= NUM_SBUFQ_ENTRIES
- 1;
3270 qdev
->small_buf_release_cnt
= 8;
3271 qdev
->lrg_buf_q_producer_index
= qdev
->num_lbufq_entries
- 1;
3272 qdev
->lrg_buf_release_cnt
= 8;
3273 qdev
->lrg_buf_next_free
=
3274 (struct bufq_addr_element
*)qdev
->lrg_buf_q_virt_addr
;
3275 qdev
->small_buf_index
= 0;
3276 qdev
->lrg_buf_index
= 0;
3277 qdev
->lrg_buf_free_count
= 0;
3278 qdev
->lrg_buf_free_head
= NULL
;
3279 qdev
->lrg_buf_free_tail
= NULL
;
3281 ql_write_common_reg(qdev
,
3282 &port_regs
->CommonRegs
.
3283 rxSmallQProducerIndex
,
3284 qdev
->small_buf_q_producer_index
);
3285 ql_write_common_reg(qdev
,
3286 &port_regs
->CommonRegs
.
3287 rxLargeQProducerIndex
,
3288 qdev
->lrg_buf_q_producer_index
);
3291 * Find out if the chip has already been initialized. If it has, then
3292 * we skip some of the initialization.
3294 clear_bit(QL_LINK_MASTER
, &qdev
->flags
);
3295 value
= ql_read_page0_reg(qdev
, &port_regs
->portStatus
);
3296 if ((value
& PORT_STATUS_IC
) == 0) {
3298 /* Chip has not been configured yet, so let it rip. */
3299 if(ql_init_misc_registers(qdev
)) {
3304 value
= qdev
->nvram_data
.tcpMaxWindowSize
;
3305 ql_write_page0_reg(qdev
, &port_regs
->tcpMaxWindow
, value
);
3307 value
= (0xFFFF << 16) | qdev
->nvram_data
.extHwConfig
;
3309 if(ql_sem_spinlock(qdev
, QL_FLASH_SEM_MASK
,
3310 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
)
3315 ql_write_page0_reg(qdev
, &port_regs
->ExternalHWConfig
, value
);
3316 ql_write_page0_reg(qdev
, &port_regs
->InternalChipConfig
,
3317 (((INTERNAL_CHIP_SD
| INTERNAL_CHIP_WE
) <<
3318 16) | (INTERNAL_CHIP_SD
|
3319 INTERNAL_CHIP_WE
)));
3320 ql_sem_unlock(qdev
, QL_FLASH_SEM_MASK
);
3323 if (qdev
->mac_index
)
3324 ql_write_page0_reg(qdev
,
3325 &port_regs
->mac1MaxFrameLengthReg
,
3326 qdev
->max_frame_size
);
3328 ql_write_page0_reg(qdev
,
3329 &port_regs
->mac0MaxFrameLengthReg
,
3330 qdev
->max_frame_size
);
3332 if(ql_sem_spinlock(qdev
, QL_PHY_GIO_SEM_MASK
,
3333 (QL_RESOURCE_BITS_BASE_CODE
| (qdev
->mac_index
) *
3340 ql_init_scan_mode(qdev
);
3341 ql_get_phy_owner(qdev
);
3343 /* Load the MAC Configuration */
3345 /* Program lower 32 bits of the MAC address */
3346 ql_write_page0_reg(qdev
, &port_regs
->macAddrIndirectPtrReg
,
3347 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK
<< 16));
3348 ql_write_page0_reg(qdev
, &port_regs
->macAddrDataReg
,
3349 ((qdev
->ndev
->dev_addr
[2] << 24)
3350 | (qdev
->ndev
->dev_addr
[3] << 16)
3351 | (qdev
->ndev
->dev_addr
[4] << 8)
3352 | qdev
->ndev
->dev_addr
[5]));
3354 /* Program top 16 bits of the MAC address */
3355 ql_write_page0_reg(qdev
, &port_regs
->macAddrIndirectPtrReg
,
3356 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK
<< 16) | 1));
3357 ql_write_page0_reg(qdev
, &port_regs
->macAddrDataReg
,
3358 ((qdev
->ndev
->dev_addr
[0] << 8)
3359 | qdev
->ndev
->dev_addr
[1]));
3361 /* Enable Primary MAC */
3362 ql_write_page0_reg(qdev
, &port_regs
->macAddrIndirectPtrReg
,
3363 ((MAC_ADDR_INDIRECT_PTR_REG_PE
<< 16) |
3364 MAC_ADDR_INDIRECT_PTR_REG_PE
));
3366 /* Clear Primary and Secondary IP addresses */
3367 ql_write_page0_reg(qdev
, &port_regs
->ipAddrIndexReg
,
3368 ((IP_ADDR_INDEX_REG_MASK
<< 16) |
3369 (qdev
->mac_index
<< 2)));
3370 ql_write_page0_reg(qdev
, &port_regs
->ipAddrDataReg
, 0);
3372 ql_write_page0_reg(qdev
, &port_regs
->ipAddrIndexReg
,
3373 ((IP_ADDR_INDEX_REG_MASK
<< 16) |
3374 ((qdev
->mac_index
<< 2) + 1)));
3375 ql_write_page0_reg(qdev
, &port_regs
->ipAddrDataReg
, 0);
3377 ql_sem_unlock(qdev
, QL_PHY_GIO_SEM_MASK
);
3379 /* Indicate Configuration Complete */
3380 ql_write_page0_reg(qdev
,
3381 &port_regs
->portControl
,
3382 ((PORT_CONTROL_CC
<< 16) | PORT_CONTROL_CC
));
3385 value
= ql_read_page0_reg(qdev
, &port_regs
->portStatus
);
3386 if (value
& PORT_STATUS_IC
)
3393 "%s: Hw Initialization timeout.\n", qdev
->ndev
->name
);
3398 /* Enable Ethernet Function */
3399 if (qdev
->device_id
== QL3032_DEVICE_ID
) {
3401 (QL3032_PORT_CONTROL_EF
| QL3032_PORT_CONTROL_KIE
|
3402 QL3032_PORT_CONTROL_EIv6
| QL3032_PORT_CONTROL_EIv4
|
3403 QL3032_PORT_CONTROL_ET
);
3404 ql_write_page0_reg(qdev
, &port_regs
->functionControl
,
3405 ((value
<< 16) | value
));
3408 (PORT_CONTROL_EF
| PORT_CONTROL_ET
| PORT_CONTROL_EI
|
3410 ql_write_page0_reg(qdev
, &port_regs
->portControl
,
3411 ((value
<< 16) | value
));
3420 * Caller holds hw_lock.
3422 static int ql_adapter_reset(struct ql3_adapter
*qdev
)
3424 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
3429 set_bit(QL_RESET_ACTIVE
, &qdev
->flags
);
3430 clear_bit(QL_RESET_DONE
, &qdev
->flags
);
3433 * Issue soft reset to chip.
3435 printk(KERN_DEBUG PFX
3436 "%s: Issue soft reset to chip.\n",
3438 ql_write_common_reg(qdev
,
3439 &port_regs
->CommonRegs
.ispControlStatus
,
3440 ((ISP_CONTROL_SR
<< 16) | ISP_CONTROL_SR
));
3442 /* Wait 3 seconds for reset to complete. */
3443 printk(KERN_DEBUG PFX
3444 "%s: Wait 10 milliseconds for reset to complete.\n",
3447 /* Wait until the firmware tells us the Soft Reset is done */
3451 ql_read_common_reg(qdev
,
3452 &port_regs
->CommonRegs
.ispControlStatus
);
3453 if ((value
& ISP_CONTROL_SR
) == 0)
3457 } while ((--max_wait_time
));
3460 * Also, make sure that the Network Reset Interrupt bit has been
3461 * cleared after the soft reset has taken place.
3464 ql_read_common_reg(qdev
, &port_regs
->CommonRegs
.ispControlStatus
);
3465 if (value
& ISP_CONTROL_RI
) {
3466 printk(KERN_DEBUG PFX
3467 "ql_adapter_reset: clearing RI after reset.\n");
3468 ql_write_common_reg(qdev
,
3469 &port_regs
->CommonRegs
.
3471 ((ISP_CONTROL_RI
<< 16) | ISP_CONTROL_RI
));
3474 if (max_wait_time
== 0) {
3475 /* Issue Force Soft Reset */
3476 ql_write_common_reg(qdev
,
3477 &port_regs
->CommonRegs
.
3479 ((ISP_CONTROL_FSR
<< 16) |
3482 * Wait until the firmware tells us the Force Soft Reset is
3488 ql_read_common_reg(qdev
,
3489 &port_regs
->CommonRegs
.
3491 if ((value
& ISP_CONTROL_FSR
) == 0) {
3495 } while ((--max_wait_time
));
3497 if (max_wait_time
== 0)
3500 clear_bit(QL_RESET_ACTIVE
, &qdev
->flags
);
3501 set_bit(QL_RESET_DONE
, &qdev
->flags
);
3505 static void ql_set_mac_info(struct ql3_adapter
*qdev
)
3507 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
3508 u32 value
, port_status
;
3511 /* Get the function number */
3513 ql_read_common_reg_l(qdev
, &port_regs
->CommonRegs
.ispControlStatus
);
3514 func_number
= (u8
) ((value
>> 4) & OPCODE_FUNC_ID_MASK
);
3515 port_status
= ql_read_page0_reg(qdev
, &port_regs
->portStatus
);
3516 switch (value
& ISP_CONTROL_FN_MASK
) {
3517 case ISP_CONTROL_FN0_NET
:
3518 qdev
->mac_index
= 0;
3519 qdev
->mac_ob_opcode
= OUTBOUND_MAC_IOCB
| func_number
;
3520 qdev
->tcp_ob_opcode
= OUTBOUND_TCP_IOCB
| func_number
;
3521 qdev
->update_ob_opcode
= UPDATE_NCB_IOCB
| func_number
;
3522 qdev
->mb_bit_mask
= FN0_MA_BITS_MASK
;
3523 qdev
->PHYAddr
= PORT0_PHY_ADDRESS
;
3524 if (port_status
& PORT_STATUS_SM0
)
3525 set_bit(QL_LINK_OPTICAL
,&qdev
->flags
);
3527 clear_bit(QL_LINK_OPTICAL
,&qdev
->flags
);
3530 case ISP_CONTROL_FN1_NET
:
3531 qdev
->mac_index
= 1;
3532 qdev
->mac_ob_opcode
= OUTBOUND_MAC_IOCB
| func_number
;
3533 qdev
->tcp_ob_opcode
= OUTBOUND_TCP_IOCB
| func_number
;
3534 qdev
->update_ob_opcode
= UPDATE_NCB_IOCB
| func_number
;
3535 qdev
->mb_bit_mask
= FN1_MA_BITS_MASK
;
3536 qdev
->PHYAddr
= PORT1_PHY_ADDRESS
;
3537 if (port_status
& PORT_STATUS_SM1
)
3538 set_bit(QL_LINK_OPTICAL
,&qdev
->flags
);
3540 clear_bit(QL_LINK_OPTICAL
,&qdev
->flags
);
3543 case ISP_CONTROL_FN0_SCSI
:
3544 case ISP_CONTROL_FN1_SCSI
:
3546 printk(KERN_DEBUG PFX
3547 "%s: Invalid function number, ispControlStatus = 0x%x\n",
3548 qdev
->ndev
->name
,value
);
3551 qdev
->numPorts
= qdev
->nvram_data
.numPorts
;
3554 static void ql_display_dev_info(struct net_device
*ndev
)
3556 struct ql3_adapter
*qdev
= (struct ql3_adapter
*)netdev_priv(ndev
);
3557 struct pci_dev
*pdev
= qdev
->pdev
;
3558 DECLARE_MAC_BUF(mac
);
3560 printk(KERN_INFO PFX
3561 "\n%s Adapter %d RevisionID %d found %s on PCI slot %d.\n",
3562 DRV_NAME
, qdev
->index
, qdev
->chip_rev_id
,
3563 (qdev
->device_id
== QL3032_DEVICE_ID
) ? "QLA3032" : "QLA3022",
3565 printk(KERN_INFO PFX
3567 test_bit(QL_LINK_OPTICAL
,&qdev
->flags
) ? "OPTICAL" : "COPPER");
3570 * Print PCI bus width/type.
3572 printk(KERN_INFO PFX
3573 "Bus interface is %s %s.\n",
3574 ((qdev
->pci_width
== 64) ? "64-bit" : "32-bit"),
3575 ((qdev
->pci_x
) ? "PCI-X" : "PCI"));
3577 printk(KERN_INFO PFX
3578 "mem IO base address adjusted = 0x%p\n",
3579 qdev
->mem_map_registers
);
3580 printk(KERN_INFO PFX
"Interrupt number = %d\n", pdev
->irq
);
3582 if (netif_msg_probe(qdev
))
3583 printk(KERN_INFO PFX
3584 "%s: MAC address %s\n",
3585 ndev
->name
, print_mac(mac
, ndev
->dev_addr
));
3588 static int ql_adapter_down(struct ql3_adapter
*qdev
, int do_reset
)
3590 struct net_device
*ndev
= qdev
->ndev
;
3593 netif_stop_queue(ndev
);
3594 netif_carrier_off(ndev
);
3596 clear_bit(QL_ADAPTER_UP
,&qdev
->flags
);
3597 clear_bit(QL_LINK_MASTER
,&qdev
->flags
);
3599 ql_disable_interrupts(qdev
);
3601 free_irq(qdev
->pdev
->irq
, ndev
);
3603 if (qdev
->msi
&& test_bit(QL_MSI_ENABLED
,&qdev
->flags
)) {
3604 printk(KERN_INFO PFX
3605 "%s: calling pci_disable_msi().\n", qdev
->ndev
->name
);
3606 clear_bit(QL_MSI_ENABLED
,&qdev
->flags
);
3607 pci_disable_msi(qdev
->pdev
);
3610 del_timer_sync(&qdev
->adapter_timer
);
3612 napi_disable(&qdev
->napi
);
3616 unsigned long hw_flags
;
3618 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
3619 if (ql_wait_for_drvr_lock(qdev
)) {
3620 if ((soft_reset
= ql_adapter_reset(qdev
))) {
3622 "%s: ql_adapter_reset(%d) FAILED!\n",
3623 ndev
->name
, qdev
->index
);
3626 "%s: Releaseing driver lock via chip reset.\n",ndev
->name
);
3629 "%s: Could not acquire driver lock to do "
3630 "reset!\n", ndev
->name
);
3633 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
3635 ql_free_mem_resources(qdev
);
3639 static int ql_adapter_up(struct ql3_adapter
*qdev
)
3641 struct net_device
*ndev
= qdev
->ndev
;
3643 unsigned long irq_flags
= IRQF_SAMPLE_RANDOM
| IRQF_SHARED
;
3644 unsigned long hw_flags
;
3646 if (ql_alloc_mem_resources(qdev
)) {
3648 "%s Unable to allocate buffers.\n", ndev
->name
);
3653 if (pci_enable_msi(qdev
->pdev
)) {
3655 "%s: User requested MSI, but MSI failed to "
3656 "initialize. Continuing without MSI.\n",
3660 printk(KERN_INFO PFX
"%s: MSI Enabled...\n", qdev
->ndev
->name
);
3661 set_bit(QL_MSI_ENABLED
,&qdev
->flags
);
3662 irq_flags
&= ~IRQF_SHARED
;
3666 if ((err
= request_irq(qdev
->pdev
->irq
,
3668 irq_flags
, ndev
->name
, ndev
))) {
3670 "%s: Failed to reserve interrupt %d already in use.\n",
3671 ndev
->name
, qdev
->pdev
->irq
);
3675 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
3677 if ((err
= ql_wait_for_drvr_lock(qdev
))) {
3678 if ((err
= ql_adapter_initialize(qdev
))) {
3680 "%s: Unable to initialize adapter.\n",
3685 "%s: Releaseing driver lock.\n",ndev
->name
);
3686 ql_sem_unlock(qdev
, QL_DRVR_SEM_MASK
);
3689 "%s: Could not aquire driver lock.\n",
3694 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
3696 set_bit(QL_ADAPTER_UP
,&qdev
->flags
);
3698 mod_timer(&qdev
->adapter_timer
, jiffies
+ HZ
* 1);
3700 napi_enable(&qdev
->napi
);
3701 ql_enable_interrupts(qdev
);
3705 ql_sem_unlock(qdev
, QL_DRVR_SEM_MASK
);
3707 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
3708 free_irq(qdev
->pdev
->irq
, ndev
);
3710 if (qdev
->msi
&& test_bit(QL_MSI_ENABLED
,&qdev
->flags
)) {
3711 printk(KERN_INFO PFX
3712 "%s: calling pci_disable_msi().\n",
3714 clear_bit(QL_MSI_ENABLED
,&qdev
->flags
);
3715 pci_disable_msi(qdev
->pdev
);
3720 static int ql_cycle_adapter(struct ql3_adapter
*qdev
, int reset
)
3722 if( ql_adapter_down(qdev
,reset
) || ql_adapter_up(qdev
)) {
3724 "%s: Driver up/down cycle failed, "
3725 "closing device\n",qdev
->ndev
->name
);
3726 dev_close(qdev
->ndev
);
3732 static int ql3xxx_close(struct net_device
*ndev
)
3734 struct ql3_adapter
*qdev
= netdev_priv(ndev
);
3737 * Wait for device to recover from a reset.
3738 * (Rarely happens, but possible.)
3740 while (!test_bit(QL_ADAPTER_UP
,&qdev
->flags
))
3743 ql_adapter_down(qdev
,QL_DO_RESET
);
3747 static int ql3xxx_open(struct net_device
*ndev
)
3749 struct ql3_adapter
*qdev
= netdev_priv(ndev
);
3750 return (ql_adapter_up(qdev
));
3753 static void ql3xxx_set_multicast_list(struct net_device
*ndev
)
3756 * We are manually parsing the list in the net_device structure.
3761 static int ql3xxx_set_mac_address(struct net_device
*ndev
, void *p
)
3763 struct ql3_adapter
*qdev
= (struct ql3_adapter
*)netdev_priv(ndev
);
3764 struct ql3xxx_port_registers __iomem
*port_regs
=
3765 qdev
->mem_map_registers
;
3766 struct sockaddr
*addr
= p
;
3767 unsigned long hw_flags
;
3769 if (netif_running(ndev
))
3772 if (!is_valid_ether_addr(addr
->sa_data
))
3773 return -EADDRNOTAVAIL
;
3775 memcpy(ndev
->dev_addr
, addr
->sa_data
, ndev
->addr_len
);
3777 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
3778 /* Program lower 32 bits of the MAC address */
3779 ql_write_page0_reg(qdev
, &port_regs
->macAddrIndirectPtrReg
,
3780 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK
<< 16));
3781 ql_write_page0_reg(qdev
, &port_regs
->macAddrDataReg
,
3782 ((ndev
->dev_addr
[2] << 24) | (ndev
->
3783 dev_addr
[3] << 16) |
3784 (ndev
->dev_addr
[4] << 8) | ndev
->dev_addr
[5]));
3786 /* Program top 16 bits of the MAC address */
3787 ql_write_page0_reg(qdev
, &port_regs
->macAddrIndirectPtrReg
,
3788 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK
<< 16) | 1));
3789 ql_write_page0_reg(qdev
, &port_regs
->macAddrDataReg
,
3790 ((ndev
->dev_addr
[0] << 8) | ndev
->dev_addr
[1]));
3791 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
3796 static void ql3xxx_tx_timeout(struct net_device
*ndev
)
3798 struct ql3_adapter
*qdev
= (struct ql3_adapter
*)netdev_priv(ndev
);
3800 printk(KERN_ERR PFX
"%s: Resetting...\n", ndev
->name
);
3802 * Stop the queues, we've got a problem.
3804 netif_stop_queue(ndev
);
3807 * Wake up the worker to process this event.
3809 queue_delayed_work(qdev
->workqueue
, &qdev
->tx_timeout_work
, 0);
3812 static void ql_reset_work(struct work_struct
*work
)
3814 struct ql3_adapter
*qdev
=
3815 container_of(work
, struct ql3_adapter
, reset_work
.work
);
3816 struct net_device
*ndev
= qdev
->ndev
;
3818 struct ql_tx_buf_cb
*tx_cb
;
3819 int max_wait_time
, i
;
3820 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
3821 unsigned long hw_flags
;
3823 if (test_bit((QL_RESET_PER_SCSI
| QL_RESET_START
),&qdev
->flags
)) {
3824 clear_bit(QL_LINK_MASTER
,&qdev
->flags
);
3827 * Loop through the active list and return the skb.
3829 for (i
= 0; i
< NUM_REQ_Q_ENTRIES
; i
++) {
3831 tx_cb
= &qdev
->tx_buf
[i
];
3833 printk(KERN_DEBUG PFX
3834 "%s: Freeing lost SKB.\n",
3836 pci_unmap_single(qdev
->pdev
,
3837 pci_unmap_addr(&tx_cb
->map
[0], mapaddr
),
3838 pci_unmap_len(&tx_cb
->map
[0], maplen
),
3840 for(j
=1;j
<tx_cb
->seg_count
;j
++) {
3841 pci_unmap_page(qdev
->pdev
,
3842 pci_unmap_addr(&tx_cb
->map
[j
],mapaddr
),
3843 pci_unmap_len(&tx_cb
->map
[j
],maplen
),
3846 dev_kfree_skb(tx_cb
->skb
);
3852 "%s: Clearing NRI after reset.\n", qdev
->ndev
->name
);
3853 spin_lock_irqsave(&qdev
->hw_lock
, hw_flags
);
3854 ql_write_common_reg(qdev
,
3855 &port_regs
->CommonRegs
.
3857 ((ISP_CONTROL_RI
<< 16) | ISP_CONTROL_RI
));
3859 * Wait the for Soft Reset to Complete.
3863 value
= ql_read_common_reg(qdev
,
3864 &port_regs
->CommonRegs
.
3867 if ((value
& ISP_CONTROL_SR
) == 0) {
3868 printk(KERN_DEBUG PFX
3869 "%s: reset completed.\n",
3874 if (value
& ISP_CONTROL_RI
) {
3875 printk(KERN_DEBUG PFX
3876 "%s: clearing NRI after reset.\n",
3878 ql_write_common_reg(qdev
,
3883 16) | ISP_CONTROL_RI
));
3887 } while (--max_wait_time
);
3888 spin_unlock_irqrestore(&qdev
->hw_lock
, hw_flags
);
3890 if (value
& ISP_CONTROL_SR
) {
3893 * Set the reset flags and clear the board again.
3894 * Nothing else to do...
3897 "%s: Timed out waiting for reset to "
3898 "complete.\n", ndev
->name
);
3900 "%s: Do a reset.\n", ndev
->name
);
3901 clear_bit(QL_RESET_PER_SCSI
,&qdev
->flags
);
3902 clear_bit(QL_RESET_START
,&qdev
->flags
);
3903 ql_cycle_adapter(qdev
,QL_DO_RESET
);
3907 clear_bit(QL_RESET_ACTIVE
,&qdev
->flags
);
3908 clear_bit(QL_RESET_PER_SCSI
,&qdev
->flags
);
3909 clear_bit(QL_RESET_START
,&qdev
->flags
);
3910 ql_cycle_adapter(qdev
,QL_NO_RESET
);
3914 static void ql_tx_timeout_work(struct work_struct
*work
)
3916 struct ql3_adapter
*qdev
=
3917 container_of(work
, struct ql3_adapter
, tx_timeout_work
.work
);
3919 ql_cycle_adapter(qdev
, QL_DO_RESET
);
3922 static void ql_get_board_info(struct ql3_adapter
*qdev
)
3924 struct ql3xxx_port_registers __iomem
*port_regs
= qdev
->mem_map_registers
;
3927 value
= ql_read_page0_reg_l(qdev
, &port_regs
->portStatus
);
3929 qdev
->chip_rev_id
= ((value
& PORT_STATUS_REV_ID_MASK
) >> 12);
3930 if (value
& PORT_STATUS_64
)
3931 qdev
->pci_width
= 64;
3933 qdev
->pci_width
= 32;
3934 if (value
& PORT_STATUS_X
)
3938 qdev
->pci_slot
= (u8
) PCI_SLOT(qdev
->pdev
->devfn
);
3941 static void ql3xxx_timer(unsigned long ptr
)
3943 struct ql3_adapter
*qdev
= (struct ql3_adapter
*)ptr
;
3945 if (test_bit(QL_RESET_ACTIVE
,&qdev
->flags
)) {
3946 printk(KERN_DEBUG PFX
3947 "%s: Reset in progress.\n",
3952 ql_link_state_machine(qdev
);
3954 /* Restart timer on 2 second interval. */
3956 mod_timer(&qdev
->adapter_timer
, jiffies
+ HZ
* 1);
3959 static int __devinit
ql3xxx_probe(struct pci_dev
*pdev
,
3960 const struct pci_device_id
*pci_entry
)
3962 struct net_device
*ndev
= NULL
;
3963 struct ql3_adapter
*qdev
= NULL
;
3964 static int cards_found
= 0;
3965 int pci_using_dac
, err
;
3967 err
= pci_enable_device(pdev
);
3969 printk(KERN_ERR PFX
"%s cannot enable PCI device\n",
3974 err
= pci_request_regions(pdev
, DRV_NAME
);
3976 printk(KERN_ERR PFX
"%s cannot obtain PCI resources\n",
3978 goto err_out_disable_pdev
;
3981 pci_set_master(pdev
);
3983 if (!pci_set_dma_mask(pdev
, DMA_64BIT_MASK
)) {
3985 err
= pci_set_consistent_dma_mask(pdev
, DMA_64BIT_MASK
);
3986 } else if (!(err
= pci_set_dma_mask(pdev
, DMA_32BIT_MASK
))) {
3988 err
= pci_set_consistent_dma_mask(pdev
, DMA_32BIT_MASK
);
3992 printk(KERN_ERR PFX
"%s no usable DMA configuration\n",
3994 goto err_out_free_regions
;
3997 ndev
= alloc_etherdev(sizeof(struct ql3_adapter
));
3999 printk(KERN_ERR PFX
"%s could not alloc etherdev\n",
4002 goto err_out_free_regions
;
4005 SET_NETDEV_DEV(ndev
, &pdev
->dev
);
4007 pci_set_drvdata(pdev
, ndev
);
4009 qdev
= netdev_priv(ndev
);
4010 qdev
->index
= cards_found
;
4013 qdev
->device_id
= pci_entry
->device
;
4014 qdev
->port_link_state
= LS_DOWN
;
4018 qdev
->msg_enable
= netif_msg_init(debug
, default_msg
);
4021 ndev
->features
|= NETIF_F_HIGHDMA
;
4022 if (qdev
->device_id
== QL3032_DEVICE_ID
)
4023 ndev
->features
|= NETIF_F_IP_CSUM
| NETIF_F_SG
;
4025 qdev
->mem_map_registers
=
4026 ioremap_nocache(pci_resource_start(pdev
, 1),
4027 pci_resource_len(qdev
->pdev
, 1));
4028 if (!qdev
->mem_map_registers
) {
4029 printk(KERN_ERR PFX
"%s: cannot map device registers\n",
4032 goto err_out_free_ndev
;
4035 spin_lock_init(&qdev
->adapter_lock
);
4036 spin_lock_init(&qdev
->hw_lock
);
4038 /* Set driver entry points */
4039 ndev
->open
= ql3xxx_open
;
4040 ndev
->hard_start_xmit
= ql3xxx_send
;
4041 ndev
->stop
= ql3xxx_close
;
4042 ndev
->set_multicast_list
= ql3xxx_set_multicast_list
;
4043 SET_ETHTOOL_OPS(ndev
, &ql3xxx_ethtool_ops
);
4044 ndev
->set_mac_address
= ql3xxx_set_mac_address
;
4045 ndev
->tx_timeout
= ql3xxx_tx_timeout
;
4046 ndev
->watchdog_timeo
= 5 * HZ
;
4048 netif_napi_add(ndev
, &qdev
->napi
, ql_poll
, 64);
4050 ndev
->irq
= pdev
->irq
;
4052 /* make sure the EEPROM is good */
4053 if (ql_get_nvram_params(qdev
)) {
4054 printk(KERN_ALERT PFX
4055 "ql3xxx_probe: Adapter #%d, Invalid NVRAM parameters.\n",
4058 goto err_out_iounmap
;
4061 ql_set_mac_info(qdev
);
4063 /* Validate and set parameters */
4064 if (qdev
->mac_index
) {
4065 ndev
->mtu
= qdev
->nvram_data
.macCfg_port1
.etherMtu_mac
;
4066 memcpy(ndev
->dev_addr
, &qdev
->nvram_data
.funcCfg_fn2
.macAddress
,
4069 ndev
->mtu
= qdev
->nvram_data
.macCfg_port0
.etherMtu_mac
;
4070 memcpy(ndev
->dev_addr
, &qdev
->nvram_data
.funcCfg_fn0
.macAddress
,
4073 memcpy(ndev
->perm_addr
, ndev
->dev_addr
, ndev
->addr_len
);
4075 ndev
->tx_queue_len
= NUM_REQ_Q_ENTRIES
;
4077 /* Turn off support for multicasting */
4078 ndev
->flags
&= ~IFF_MULTICAST
;
4080 /* Record PCI bus information. */
4081 ql_get_board_info(qdev
);
4084 * Set the Maximum Memory Read Byte Count value. We do this to handle
4088 pci_write_config_word(pdev
, (int)0x4e, (u16
) 0x0036);
4091 err
= register_netdev(ndev
);
4093 printk(KERN_ERR PFX
"%s: cannot register net device\n",
4095 goto err_out_iounmap
;
4098 /* we're going to reset, so assume we have no link for now */
4100 netif_carrier_off(ndev
);
4101 netif_stop_queue(ndev
);
4103 qdev
->workqueue
= create_singlethread_workqueue(ndev
->name
);
4104 INIT_DELAYED_WORK(&qdev
->reset_work
, ql_reset_work
);
4105 INIT_DELAYED_WORK(&qdev
->tx_timeout_work
, ql_tx_timeout_work
);
4107 init_timer(&qdev
->adapter_timer
);
4108 qdev
->adapter_timer
.function
= ql3xxx_timer
;
4109 qdev
->adapter_timer
.expires
= jiffies
+ HZ
* 2; /* two second delay */
4110 qdev
->adapter_timer
.data
= (unsigned long)qdev
;
4113 printk(KERN_ALERT PFX
"%s\n", DRV_STRING
);
4114 printk(KERN_ALERT PFX
"Driver name: %s, Version: %s.\n",
4115 DRV_NAME
, DRV_VERSION
);
4117 ql_display_dev_info(ndev
);
4123 iounmap(qdev
->mem_map_registers
);
4126 err_out_free_regions
:
4127 pci_release_regions(pdev
);
4128 err_out_disable_pdev
:
4129 pci_disable_device(pdev
);
4130 pci_set_drvdata(pdev
, NULL
);
4135 static void __devexit
ql3xxx_remove(struct pci_dev
*pdev
)
4137 struct net_device
*ndev
= pci_get_drvdata(pdev
);
4138 struct ql3_adapter
*qdev
= netdev_priv(ndev
);
4140 unregister_netdev(ndev
);
4141 qdev
= netdev_priv(ndev
);
4143 ql_disable_interrupts(qdev
);
4145 if (qdev
->workqueue
) {
4146 cancel_delayed_work(&qdev
->reset_work
);
4147 cancel_delayed_work(&qdev
->tx_timeout_work
);
4148 destroy_workqueue(qdev
->workqueue
);
4149 qdev
->workqueue
= NULL
;
4152 iounmap(qdev
->mem_map_registers
);
4153 pci_release_regions(pdev
);
4154 pci_set_drvdata(pdev
, NULL
);
4158 static struct pci_driver ql3xxx_driver
= {
4161 .id_table
= ql3xxx_pci_tbl
,
4162 .probe
= ql3xxx_probe
,
4163 .remove
= __devexit_p(ql3xxx_remove
),
4166 static int __init
ql3xxx_init_module(void)
4168 return pci_register_driver(&ql3xxx_driver
);
4171 static void __exit
ql3xxx_exit(void)
4173 pci_unregister_driver(&ql3xxx_driver
);
4176 module_init(ql3xxx_init_module
);
4177 module_exit(ql3xxx_exit
);