update checkpatch.pl to version 0.05
[pv_ops_mirror.git] / drivers / pci / quirks.c
blob01d8f8a8843c5c064250f09af7396a1e3aa7cdd0
1 /*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
18 #include <linux/types.h>
19 #include <linux/kernel.h>
20 #include <linux/pci.h>
21 #include <linux/init.h>
22 #include <linux/delay.h>
23 #include <linux/acpi.h>
24 #include "pci.h"
26 /* The Mellanox Tavor device gives false positive parity errors
27 * Mark this device with a broken_parity_status, to allow
28 * PCI scanning code to "skip" this now blacklisted device.
30 static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
32 dev->broken_parity_status = 1; /* This device gives false positives */
34 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
35 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
37 /* Deal with broken BIOS'es that neglect to enable passive release,
38 which can cause problems in combination with the 82441FX/PPro MTRRs */
39 static void quirk_passive_release(struct pci_dev *dev)
41 struct pci_dev *d = NULL;
42 unsigned char dlc;
44 /* We have to make sure a particular bit is set in the PIIX3
45 ISA bridge, so we have to go out and find it. */
46 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
47 pci_read_config_byte(d, 0x82, &dlc);
48 if (!(dlc & 1<<1)) {
49 printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
50 dlc |= 1<<1;
51 pci_write_config_byte(d, 0x82, dlc);
55 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
56 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
58 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
59 but VIA don't answer queries. If you happen to have good contacts at VIA
60 ask them for me please -- Alan
62 This appears to be BIOS not version dependent. So presumably there is a
63 chipset level fix */
64 int isa_dma_bridge_buggy;
65 EXPORT_SYMBOL(isa_dma_bridge_buggy);
67 static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
69 if (!isa_dma_bridge_buggy) {
70 isa_dma_bridge_buggy=1;
71 printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
75 * Its not totally clear which chipsets are the problematic ones
76 * We know 82C586 and 82C596 variants are affected.
78 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
79 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
80 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
81 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
82 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
83 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
84 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
86 int pci_pci_problems;
87 EXPORT_SYMBOL(pci_pci_problems);
90 * Chipsets where PCI->PCI transfers vanish or hang
92 static void __devinit quirk_nopcipci(struct pci_dev *dev)
94 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
95 printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
96 pci_pci_problems |= PCIPCI_FAIL;
99 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
100 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
102 static void __devinit quirk_nopciamd(struct pci_dev *dev)
104 u8 rev;
105 pci_read_config_byte(dev, 0x08, &rev);
106 if (rev == 0x13) {
107 /* Erratum 24 */
108 printk(KERN_INFO "Chipset erratum: Disabling direct PCI/AGP transfers.\n");
109 pci_pci_problems |= PCIAGP_FAIL;
112 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd );
115 * Triton requires workarounds to be used by the drivers
117 static void __devinit quirk_triton(struct pci_dev *dev)
119 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
120 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
121 pci_pci_problems |= PCIPCI_TRITON;
124 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
125 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
126 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
127 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
130 * VIA Apollo KT133 needs PCI latency patch
131 * Made according to a windows driver based patch by George E. Breese
132 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
133 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
134 * the info on which Mr Breese based his work.
136 * Updated based on further information from the site and also on
137 * information provided by VIA
139 static void quirk_vialatency(struct pci_dev *dev)
141 struct pci_dev *p;
142 u8 rev;
143 u8 busarb;
144 /* Ok we have a potential problem chipset here. Now see if we have
145 a buggy southbridge */
147 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
148 if (p!=NULL) {
149 pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
150 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
151 /* Check for buggy part revisions */
152 if (rev < 0x40 || rev > 0x42)
153 goto exit;
154 } else {
155 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
156 if (p==NULL) /* No problem parts */
157 goto exit;
158 pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
159 /* Check for buggy part revisions */
160 if (rev < 0x10 || rev > 0x12)
161 goto exit;
165 * Ok we have the problem. Now set the PCI master grant to
166 * occur every master grant. The apparent bug is that under high
167 * PCI load (quite common in Linux of course) you can get data
168 * loss when the CPU is held off the bus for 3 bus master requests
169 * This happens to include the IDE controllers....
171 * VIA only apply this fix when an SB Live! is present but under
172 * both Linux and Windows this isnt enough, and we have seen
173 * corruption without SB Live! but with things like 3 UDMA IDE
174 * controllers. So we ignore that bit of the VIA recommendation..
177 pci_read_config_byte(dev, 0x76, &busarb);
178 /* Set bit 4 and bi 5 of byte 76 to 0x01
179 "Master priority rotation on every PCI master grant */
180 busarb &= ~(1<<5);
181 busarb |= (1<<4);
182 pci_write_config_byte(dev, 0x76, busarb);
183 printk(KERN_INFO "Applying VIA southbridge workaround.\n");
184 exit:
185 pci_dev_put(p);
187 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
188 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
189 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
190 /* Must restore this on a resume from RAM */
191 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
192 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
193 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
196 * VIA Apollo VP3 needs ETBF on BT848/878
198 static void __devinit quirk_viaetbf(struct pci_dev *dev)
200 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
201 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
202 pci_pci_problems |= PCIPCI_VIAETBF;
205 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
207 static void __devinit quirk_vsfx(struct pci_dev *dev)
209 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
210 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
211 pci_pci_problems |= PCIPCI_VSFX;
214 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
217 * Ali Magik requires workarounds to be used by the drivers
218 * that DMA to AGP space. Latency must be set to 0xA and triton
219 * workaround applied too
220 * [Info kindly provided by ALi]
222 static void __init quirk_alimagik(struct pci_dev *dev)
224 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
225 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
226 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
229 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
230 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
233 * Natoma has some interesting boundary conditions with Zoran stuff
234 * at least
236 static void __devinit quirk_natoma(struct pci_dev *dev)
238 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
239 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
240 pci_pci_problems |= PCIPCI_NATOMA;
243 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
244 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
245 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
246 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
247 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
248 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
251 * This chip can cause PCI parity errors if config register 0xA0 is read
252 * while DMAs are occurring.
254 static void __devinit quirk_citrine(struct pci_dev *dev)
256 dev->cfg_size = 0xA0;
258 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
261 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
262 * If it's needed, re-allocate the region.
264 static void __devinit quirk_s3_64M(struct pci_dev *dev)
266 struct resource *r = &dev->resource[0];
268 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
269 r->start = 0;
270 r->end = 0x3ffffff;
273 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
274 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
276 static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
277 unsigned size, int nr, const char *name)
279 region &= ~(size-1);
280 if (region) {
281 struct pci_bus_region bus_region;
282 struct resource *res = dev->resource + nr;
284 res->name = pci_name(dev);
285 res->start = region;
286 res->end = region + size - 1;
287 res->flags = IORESOURCE_IO;
289 /* Convert from PCI bus to resource space. */
290 bus_region.start = res->start;
291 bus_region.end = res->end;
292 pcibios_bus_to_resource(dev, res, &bus_region);
294 pci_claim_resource(dev, nr);
295 printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
300 * ATI Northbridge setups MCE the processor if you even
301 * read somewhere between 0x3b0->0x3bb or read 0x3d3
303 static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
305 printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
306 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
307 request_region(0x3b0, 0x0C, "RadeonIGP");
308 request_region(0x3d3, 0x01, "RadeonIGP");
310 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
313 * Let's make the southbridge information explicit instead
314 * of having to worry about people probing the ACPI areas,
315 * for example.. (Yes, it happens, and if you read the wrong
316 * ACPI register it will put the machine to sleep with no
317 * way of waking it up again. Bummer).
319 * ALI M7101: Two IO regions pointed to by words at
320 * 0xE0 (64 bytes of ACPI registers)
321 * 0xE2 (32 bytes of SMB registers)
323 static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
325 u16 region;
327 pci_read_config_word(dev, 0xE0, &region);
328 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
329 pci_read_config_word(dev, 0xE2, &region);
330 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
332 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
334 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
336 u32 devres;
337 u32 mask, size, base;
339 pci_read_config_dword(dev, port, &devres);
340 if ((devres & enable) != enable)
341 return;
342 mask = (devres >> 16) & 15;
343 base = devres & 0xffff;
344 size = 16;
345 for (;;) {
346 unsigned bit = size >> 1;
347 if ((bit & mask) == bit)
348 break;
349 size = bit;
352 * For now we only print it out. Eventually we'll want to
353 * reserve it (at least if it's in the 0x1000+ range), but
354 * let's get enough confirmation reports first.
356 base &= -size;
357 printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
360 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
362 u32 devres;
363 u32 mask, size, base;
365 pci_read_config_dword(dev, port, &devres);
366 if ((devres & enable) != enable)
367 return;
368 base = devres & 0xffff0000;
369 mask = (devres & 0x3f) << 16;
370 size = 128 << 16;
371 for (;;) {
372 unsigned bit = size >> 1;
373 if ((bit & mask) == bit)
374 break;
375 size = bit;
378 * For now we only print it out. Eventually we'll want to
379 * reserve it, but let's get enough confirmation reports first.
381 base &= -size;
382 printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
386 * PIIX4 ACPI: Two IO regions pointed to by longwords at
387 * 0x40 (64 bytes of ACPI registers)
388 * 0x90 (16 bytes of SMB registers)
389 * and a few strange programmable PIIX4 device resources.
391 static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
393 u32 region, res_a;
395 pci_read_config_dword(dev, 0x40, &region);
396 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
397 pci_read_config_dword(dev, 0x90, &region);
398 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
400 /* Device resource A has enables for some of the other ones */
401 pci_read_config_dword(dev, 0x5c, &res_a);
403 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
404 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
406 /* Device resource D is just bitfields for static resources */
408 /* Device 12 enabled? */
409 if (res_a & (1 << 29)) {
410 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
411 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
413 /* Device 13 enabled? */
414 if (res_a & (1 << 30)) {
415 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
416 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
418 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
419 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
421 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
422 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi );
425 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
426 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
427 * 0x58 (64 bytes of GPIO I/O space)
429 static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
431 u32 region;
433 pci_read_config_dword(dev, 0x40, &region);
434 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
436 pci_read_config_dword(dev, 0x58, &region);
437 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
439 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
440 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
441 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
442 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
443 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
444 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
445 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
446 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
447 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
448 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
450 static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
452 u32 region;
454 pci_read_config_dword(dev, 0x40, &region);
455 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
457 pci_read_config_dword(dev, 0x48, &region);
458 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
460 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi );
461 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
462 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi );
463 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi );
464 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi );
465 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi );
466 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi );
467 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi );
470 * VIA ACPI: One IO region pointed to by longword at
471 * 0x48 or 0x20 (256 bytes of ACPI registers)
473 static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
475 u8 rev;
476 u32 region;
478 pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
479 if (rev & 0x10) {
480 pci_read_config_dword(dev, 0x48, &region);
481 region &= PCI_BASE_ADDRESS_IO_MASK;
482 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
485 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
488 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
489 * 0x48 (256 bytes of ACPI registers)
490 * 0x70 (128 bytes of hardware monitoring register)
491 * 0x90 (16 bytes of SMB registers)
493 static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
495 u16 hm;
496 u32 smb;
498 quirk_vt82c586_acpi(dev);
500 pci_read_config_word(dev, 0x70, &hm);
501 hm &= PCI_BASE_ADDRESS_IO_MASK;
502 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
504 pci_read_config_dword(dev, 0x90, &smb);
505 smb &= PCI_BASE_ADDRESS_IO_MASK;
506 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
508 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
511 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
512 * 0x88 (128 bytes of power management registers)
513 * 0xd0 (16 bytes of SMB registers)
515 static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
517 u16 pm, smb;
519 pci_read_config_word(dev, 0x88, &pm);
520 pm &= PCI_BASE_ADDRESS_IO_MASK;
521 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
523 pci_read_config_word(dev, 0xd0, &smb);
524 smb &= PCI_BASE_ADDRESS_IO_MASK;
525 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
527 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
530 #ifdef CONFIG_X86_IO_APIC
532 #include <asm/io_apic.h>
535 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
536 * devices to the external APIC.
538 * TODO: When we have device-specific interrupt routers,
539 * this code will go away from quirks.
541 static void quirk_via_ioapic(struct pci_dev *dev)
543 u8 tmp;
545 if (nr_ioapics < 1)
546 tmp = 0; /* nothing routed to external APIC */
547 else
548 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
550 printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
551 tmp == 0 ? "Disa" : "Ena");
553 /* Offset 0x58: External APIC IRQ output control */
554 pci_write_config_byte (dev, 0x58, tmp);
556 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
557 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
560 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
561 * This leads to doubled level interrupt rates.
562 * Set this bit to get rid of cycle wastage.
563 * Otherwise uncritical.
565 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
567 u8 misc_control2;
568 #define BYPASS_APIC_DEASSERT 8
570 pci_read_config_byte(dev, 0x5B, &misc_control2);
571 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
572 printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
573 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
576 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
577 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
580 * The AMD io apic can hang the box when an apic irq is masked.
581 * We check all revs >= B0 (yet not in the pre production!) as the bug
582 * is currently marked NoFix
584 * We have multiple reports of hangs with this chipset that went away with
585 * noapic specified. For the moment we assume it's the erratum. We may be wrong
586 * of course. However the advice is demonstrably good even if so..
588 static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
590 u8 rev;
592 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
593 if (rev >= 0x02) {
594 printk(KERN_WARNING "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
595 printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
598 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
600 static void __init quirk_ioapic_rmw(struct pci_dev *dev)
602 if (dev->devfn == 0 && dev->bus->number == 0)
603 sis_apic_bug = 1;
605 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
607 #define AMD8131_revA0 0x01
608 #define AMD8131_revB0 0x11
609 #define AMD8131_MISC 0x40
610 #define AMD8131_NIOAMODE_BIT 0
611 static void quirk_amd_8131_ioapic(struct pci_dev *dev)
613 unsigned char revid, tmp;
615 if (nr_ioapics == 0)
616 return;
618 pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
619 if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
620 printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
621 pci_read_config_byte( dev, AMD8131_MISC, &tmp);
622 tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
623 pci_write_config_byte( dev, AMD8131_MISC, tmp);
626 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
627 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
628 #endif /* CONFIG_X86_IO_APIC */
632 * FIXME: it is questionable that quirk_via_acpi
633 * is needed. It shows up as an ISA bridge, and does not
634 * support the PCI_INTERRUPT_LINE register at all. Therefore
635 * it seems like setting the pci_dev's 'irq' to the
636 * value of the ACPI SCI interrupt is only done for convenience.
637 * -jgarzik
639 static void __devinit quirk_via_acpi(struct pci_dev *d)
642 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
644 u8 irq;
645 pci_read_config_byte(d, 0x42, &irq);
646 irq &= 0xf;
647 if (irq && (irq != 2))
648 d->irq = irq;
650 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
651 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
655 * VIA bridges which have VLink
658 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
660 static void quirk_via_bridge(struct pci_dev *dev)
662 /* See what bridge we have and find the device ranges */
663 switch (dev->device) {
664 case PCI_DEVICE_ID_VIA_82C686:
665 /* The VT82C686 is special, it attaches to PCI and can have
666 any device number. All its subdevices are functions of
667 that single device. */
668 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
669 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
670 break;
671 case PCI_DEVICE_ID_VIA_8237:
672 case PCI_DEVICE_ID_VIA_8237A:
673 via_vlink_dev_lo = 15;
674 break;
675 case PCI_DEVICE_ID_VIA_8235:
676 via_vlink_dev_lo = 16;
677 break;
678 case PCI_DEVICE_ID_VIA_8231:
679 case PCI_DEVICE_ID_VIA_8233_0:
680 case PCI_DEVICE_ID_VIA_8233A:
681 case PCI_DEVICE_ID_VIA_8233C_0:
682 via_vlink_dev_lo = 17;
683 break;
686 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
687 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
688 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
689 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
690 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
691 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
692 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
693 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
696 * quirk_via_vlink - VIA VLink IRQ number update
697 * @dev: PCI device
699 * If the device we are dealing with is on a PIC IRQ we need to
700 * ensure that the IRQ line register which usually is not relevant
701 * for PCI cards, is actually written so that interrupts get sent
702 * to the right place.
703 * We only do this on systems where a VIA south bridge was detected,
704 * and only for VIA devices on the motherboard (see quirk_via_bridge
705 * above).
708 static void quirk_via_vlink(struct pci_dev *dev)
710 u8 irq, new_irq;
712 /* Check if we have VLink at all */
713 if (via_vlink_dev_lo == -1)
714 return;
716 new_irq = dev->irq;
718 /* Don't quirk interrupts outside the legacy IRQ range */
719 if (!new_irq || new_irq > 15)
720 return;
722 /* Internal device ? */
723 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
724 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
725 return;
727 /* This is an internal VLink device on a PIC interrupt. The BIOS
728 ought to have set this but may not have, so we redo it */
730 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
731 if (new_irq != irq) {
732 printk(KERN_INFO "PCI: VIA VLink IRQ fixup for %s, from %d to %d\n",
733 pci_name(dev), irq, new_irq);
734 udelay(15); /* unknown if delay really needed */
735 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
738 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
741 * VIA VT82C598 has its device ID settable and many BIOSes
742 * set it to the ID of VT82C597 for backward compatibility.
743 * We need to switch it off to be able to recognize the real
744 * type of the chip.
746 static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
748 pci_write_config_byte(dev, 0xfc, 0);
749 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
751 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
754 * CardBus controllers have a legacy base address that enables them
755 * to respond as i82365 pcmcia controllers. We don't want them to
756 * do this even if the Linux CardBus driver is not loaded, because
757 * the Linux i82365 driver does not (and should not) handle CardBus.
759 static void quirk_cardbus_legacy(struct pci_dev *dev)
761 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
762 return;
763 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
765 DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
766 DECLARE_PCI_FIXUP_RESUME(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
769 * Following the PCI ordering rules is optional on the AMD762. I'm not
770 * sure what the designers were smoking but let's not inhale...
772 * To be fair to AMD, it follows the spec by default, its BIOS people
773 * who turn it off!
775 static void quirk_amd_ordering(struct pci_dev *dev)
777 u32 pcic;
778 pci_read_config_dword(dev, 0x4C, &pcic);
779 if ((pcic&6)!=6) {
780 pcic |= 6;
781 printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
782 pci_write_config_dword(dev, 0x4C, pcic);
783 pci_read_config_dword(dev, 0x84, &pcic);
784 pcic |= (1<<23); /* Required in this mode */
785 pci_write_config_dword(dev, 0x84, pcic);
788 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
789 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
792 * DreamWorks provided workaround for Dunord I-3000 problem
794 * This card decodes and responds to addresses not apparently
795 * assigned to it. We force a larger allocation to ensure that
796 * nothing gets put too close to it.
798 static void __devinit quirk_dunord ( struct pci_dev * dev )
800 struct resource *r = &dev->resource [1];
801 r->start = 0;
802 r->end = 0xffffff;
804 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
807 * i82380FB mobile docking controller: its PCI-to-PCI bridge
808 * is subtractive decoding (transparent), and does indicate this
809 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
810 * instead of 0x01.
812 static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
814 dev->transparent = 1;
816 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
817 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
820 * Common misconfiguration of the MediaGX/Geode PCI master that will
821 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
822 * datasheets found at http://www.national.com/ds/GX for info on what
823 * these bits do. <christer@weinigel.se>
825 static void quirk_mediagx_master(struct pci_dev *dev)
827 u8 reg;
828 pci_read_config_byte(dev, 0x41, &reg);
829 if (reg & 2) {
830 reg &= ~2;
831 printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
832 pci_write_config_byte(dev, 0x41, reg);
835 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
836 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
839 * Ensure C0 rev restreaming is off. This is normally done by
840 * the BIOS but in the odd case it is not the results are corruption
841 * hence the presence of a Linux check
843 static void quirk_disable_pxb(struct pci_dev *pdev)
845 u16 config;
846 u8 rev;
848 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
849 if (rev != 0x04) /* Only C0 requires this */
850 return;
851 pci_read_config_word(pdev, 0x40, &config);
852 if (config & (1<<6)) {
853 config &= ~(1<<6);
854 pci_write_config_word(pdev, 0x40, config);
855 printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
858 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
859 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
862 static void __devinit quirk_sb600_sata(struct pci_dev *pdev)
864 /* set sb600 sata to ahci mode */
865 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
866 u8 tmp;
868 pci_read_config_byte(pdev, 0x40, &tmp);
869 pci_write_config_byte(pdev, 0x40, tmp|1);
870 pci_write_config_byte(pdev, 0x9, 1);
871 pci_write_config_byte(pdev, 0xa, 6);
872 pci_write_config_byte(pdev, 0x40, tmp);
874 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
877 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_sb600_sata);
878 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_sb600_sata);
881 * Serverworks CSB5 IDE does not fully support native mode
883 static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
885 u8 prog;
886 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
887 if (prog & 5) {
888 prog &= ~5;
889 pdev->class &= ~5;
890 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
891 /* PCI layer will sort out resources */
894 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
897 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
899 static void __init quirk_ide_samemode(struct pci_dev *pdev)
901 u8 prog;
903 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
905 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
906 printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
907 prog &= ~5;
908 pdev->class &= ~5;
909 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
912 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
914 /* This was originally an Alpha specific thing, but it really fits here.
915 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
917 static void __init quirk_eisa_bridge(struct pci_dev *dev)
919 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
921 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
924 * On the MSI-K8T-Neo2Fir Board, the internal Soundcard is disabled
925 * when a PCI-Soundcard is added. The BIOS only gives Options
926 * "Disabled" and "AUTO". This Quirk Sets the corresponding
927 * Register-Value to enable the Soundcard.
929 * FIXME: Presently this quirk will run on anything that has an 8237
930 * which isn't correct, we need to check DMI tables or something in
931 * order to make sure it only runs on the MSI-K8T-Neo2Fir. Because it
932 * runs everywhere at present we suppress the printk output in most
933 * irrelevant cases.
935 static void k8t_sound_hostbridge(struct pci_dev *dev)
937 unsigned char val;
939 pci_read_config_byte(dev, 0x50, &val);
940 if (val == 0x88 || val == 0xc8) {
941 /* Assume it's probably a MSI-K8T-Neo2Fir */
942 printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, attempting to turn soundcard ON\n");
943 pci_write_config_byte(dev, 0x50, val & (~0x40));
945 /* Verify the Change for Status output */
946 pci_read_config_byte(dev, 0x50, &val);
947 if (val & 0x40)
948 printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard still off\n");
949 else
950 printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard on\n");
953 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
954 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
957 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
958 * is not activated. The myth is that Asus said that they do not want the
959 * users to be irritated by just another PCI Device in the Win98 device
960 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
961 * package 2.7.0 for details)
963 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
964 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
965 * becomes necessary to do this tweak in two steps -- I've chosen the Host
966 * bridge as trigger.
968 * Note that we used to unhide the SMBus that way on Toshiba laptops
969 * (Satellite A40 and Tecra M2) but then found that the thermal management
970 * was done by SMM code, which could cause unsynchronized concurrent
971 * accesses to the SMBus registers, with potentially bad effects. Thus you
972 * should be very careful when adding new entries: if SMM is accessing the
973 * Intel SMBus, this is a very good reason to leave it hidden.
975 static int asus_hides_smbus;
977 static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
979 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
980 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
981 switch(dev->subsystem_device) {
982 case 0x8025: /* P4B-LX */
983 case 0x8070: /* P4B */
984 case 0x8088: /* P4B533 */
985 case 0x1626: /* L3C notebook */
986 asus_hides_smbus = 1;
988 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
989 switch(dev->subsystem_device) {
990 case 0x80b1: /* P4GE-V */
991 case 0x80b2: /* P4PE */
992 case 0x8093: /* P4B533-V */
993 asus_hides_smbus = 1;
995 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
996 switch(dev->subsystem_device) {
997 case 0x8030: /* P4T533 */
998 asus_hides_smbus = 1;
1000 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1001 switch (dev->subsystem_device) {
1002 case 0x8070: /* P4G8X Deluxe */
1003 asus_hides_smbus = 1;
1005 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1006 switch (dev->subsystem_device) {
1007 case 0x80c9: /* PU-DLS */
1008 asus_hides_smbus = 1;
1010 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1011 switch (dev->subsystem_device) {
1012 case 0x1751: /* M2N notebook */
1013 case 0x1821: /* M5N notebook */
1014 asus_hides_smbus = 1;
1016 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1017 switch (dev->subsystem_device) {
1018 case 0x184b: /* W1N notebook */
1019 case 0x186a: /* M6Ne notebook */
1020 asus_hides_smbus = 1;
1022 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1023 switch (dev->subsystem_device) {
1024 case 0x80f2: /* P4P800-X */
1025 asus_hides_smbus = 1;
1027 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1028 switch (dev->subsystem_device) {
1029 case 0x1882: /* M6V notebook */
1030 case 0x1977: /* A6VA notebook */
1031 asus_hides_smbus = 1;
1033 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1034 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1035 switch(dev->subsystem_device) {
1036 case 0x088C: /* HP Compaq nc8000 */
1037 case 0x0890: /* HP Compaq nc6000 */
1038 asus_hides_smbus = 1;
1040 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1041 switch (dev->subsystem_device) {
1042 case 0x12bc: /* HP D330L */
1043 case 0x12bd: /* HP D530 */
1044 asus_hides_smbus = 1;
1046 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1047 switch (dev->subsystem_device) {
1048 case 0x099c: /* HP Compaq nx6110 */
1049 asus_hides_smbus = 1;
1051 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1052 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1053 switch(dev->subsystem_device) {
1054 case 0xC00C: /* Samsung P35 notebook */
1055 asus_hides_smbus = 1;
1057 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1058 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1059 switch(dev->subsystem_device) {
1060 case 0x0058: /* Compaq Evo N620c */
1061 asus_hides_smbus = 1;
1065 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
1066 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
1067 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
1068 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
1069 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
1070 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge );
1071 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
1072 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
1073 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
1075 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1077 u16 val;
1079 if (likely(!asus_hides_smbus))
1080 return;
1082 pci_read_config_word(dev, 0xF2, &val);
1083 if (val & 0x8) {
1084 pci_write_config_word(dev, 0xF2, val & (~0x8));
1085 pci_read_config_word(dev, 0xF2, &val);
1086 if (val & 0x8)
1087 printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1088 else
1089 printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
1092 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
1093 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
1094 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
1095 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
1096 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
1097 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
1098 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
1099 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
1100 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
1101 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
1102 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
1103 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
1105 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1107 u32 val, rcba;
1108 void __iomem *base;
1110 if (likely(!asus_hides_smbus))
1111 return;
1112 pci_read_config_dword(dev, 0xF0, &rcba);
1113 base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
1114 if (base == NULL) return;
1115 val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
1116 writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
1117 iounmap(base);
1118 printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
1120 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
1121 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
1124 * SiS 96x south bridge: BIOS typically hides SMBus device...
1126 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1128 u8 val = 0;
1129 pci_read_config_byte(dev, 0x77, &val);
1130 if (val & 0x10) {
1131 printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
1132 pci_write_config_byte(dev, 0x77, val & ~0x10);
1135 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
1136 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
1137 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
1138 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
1139 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
1140 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
1141 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
1142 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
1145 * ... This is further complicated by the fact that some SiS96x south
1146 * bridges pretend to be 85C503/5513 instead. In that case see if we
1147 * spotted a compatible north bridge to make sure.
1148 * (pci_find_device doesn't work yet)
1150 * We can also enable the sis96x bit in the discovery register..
1152 #define SIS_DETECT_REGISTER 0x40
1154 static void quirk_sis_503(struct pci_dev *dev)
1156 u8 reg;
1157 u16 devid;
1159 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1160 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1161 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1162 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1163 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1164 return;
1168 * Ok, it now shows up as a 96x.. run the 96x quirk by
1169 * hand in case it has already been processed.
1170 * (depends on link order, which is apparently not guaranteed)
1172 dev->device = devid;
1173 quirk_sis_96x_smbus(dev);
1175 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
1176 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
1180 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1181 * and MC97 modem controller are disabled when a second PCI soundcard is
1182 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1183 * -- bjd
1185 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1187 u8 val;
1188 int asus_hides_ac97 = 0;
1190 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1191 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1192 asus_hides_ac97 = 1;
1195 if (!asus_hides_ac97)
1196 return;
1198 pci_read_config_byte(dev, 0x50, &val);
1199 if (val & 0xc0) {
1200 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1201 pci_read_config_byte(dev, 0x50, &val);
1202 if (val & 0xc0)
1203 printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
1204 else
1205 printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n");
1208 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
1209 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
1211 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1214 * If we are using libata we can drive this chip properly but must
1215 * do this early on to make the additional device appear during
1216 * the PCI scanning.
1218 static void quirk_jmicron_ata(struct pci_dev *pdev)
1220 u32 conf1, conf5, class;
1221 u8 hdr;
1223 /* Only poke fn 0 */
1224 if (PCI_FUNC(pdev->devfn))
1225 return;
1227 pci_read_config_dword(pdev, 0x40, &conf1);
1228 pci_read_config_dword(pdev, 0x80, &conf5);
1230 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1231 conf5 &= ~(1 << 24); /* Clear bit 24 */
1233 switch (pdev->device) {
1234 case PCI_DEVICE_ID_JMICRON_JMB360:
1235 /* The controller should be in single function ahci mode */
1236 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1237 break;
1239 case PCI_DEVICE_ID_JMICRON_JMB365:
1240 case PCI_DEVICE_ID_JMICRON_JMB366:
1241 /* Redirect IDE second PATA port to the right spot */
1242 conf5 |= (1 << 24);
1243 /* Fall through */
1244 case PCI_DEVICE_ID_JMICRON_JMB361:
1245 case PCI_DEVICE_ID_JMICRON_JMB363:
1246 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1247 /* Set the class codes correctly and then direct IDE 0 */
1248 conf1 |= 0x00C2A102; /* Set 1, 8, 13, 15, 17, 22, 23 */
1249 break;
1251 case PCI_DEVICE_ID_JMICRON_JMB368:
1252 /* The controller should be in single function IDE mode */
1253 conf1 |= 0x00C00000; /* Set 22, 23 */
1254 break;
1257 pci_write_config_dword(pdev, 0x40, conf1);
1258 pci_write_config_dword(pdev, 0x80, conf5);
1260 /* Update pdev accordingly */
1261 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1262 pdev->hdr_type = hdr & 0x7f;
1263 pdev->multifunction = !!(hdr & 0x80);
1265 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1266 pdev->class = class >> 8;
1268 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1269 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1270 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1271 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1272 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1273 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1274 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1275 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1276 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1277 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1278 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1279 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1281 #endif
1283 #ifdef CONFIG_X86_IO_APIC
1284 static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1286 int i;
1288 if ((pdev->class >> 8) != 0xff00)
1289 return;
1291 /* the first BAR is the location of the IO APIC...we must
1292 * not touch this (and it's already covered by the fixmap), so
1293 * forcibly insert it into the resource tree */
1294 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1295 insert_resource(&iomem_resource, &pdev->resource[0]);
1297 /* The next five BARs all seem to be rubbish, so just clean
1298 * them out */
1299 for (i=1; i < 6; i++) {
1300 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1304 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
1305 #endif
1307 int pcie_mch_quirk;
1308 EXPORT_SYMBOL(pcie_mch_quirk);
1310 static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1312 pcie_mch_quirk = 1;
1314 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
1315 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
1316 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
1320 * It's possible for the MSI to get corrupted if shpc and acpi
1321 * are used together on certain PXH-based systems.
1323 static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1325 pci_msi_off(dev);
1327 dev->no_msi = 1;
1329 printk(KERN_WARNING "PCI: PXH quirk detected, "
1330 "disabling MSI for SHPC device\n");
1332 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1333 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1334 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1335 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1336 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1339 * Some Intel PCI Express chipsets have trouble with downstream
1340 * device power management.
1342 static void quirk_intel_pcie_pm(struct pci_dev * dev)
1344 pci_pm_d3_delay = 120;
1345 dev->no_d1d2 = 1;
1348 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1349 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1350 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1351 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1352 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1353 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1354 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1355 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1356 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1357 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1358 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1359 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1360 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1361 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1362 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1363 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1364 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1365 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1366 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1367 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1368 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1371 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1372 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1373 * Re-allocate the region if needed...
1375 static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1377 struct resource *r = &dev->resource[0];
1379 if (r->start & 0x8) {
1380 r->start = 0;
1381 r->end = 0xf;
1384 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1385 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1386 quirk_tc86c001_ide);
1388 static void __devinit quirk_netmos(struct pci_dev *dev)
1390 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1391 unsigned int num_serial = dev->subsystem_device & 0xf;
1394 * These Netmos parts are multiport serial devices with optional
1395 * parallel ports. Even when parallel ports are present, they
1396 * are identified as class SERIAL, which means the serial driver
1397 * will claim them. To prevent this, mark them as class OTHER.
1398 * These combo devices should be claimed by parport_serial.
1400 * The subdevice ID is of the form 0x00PS, where <P> is the number
1401 * of parallel ports and <S> is the number of serial ports.
1403 switch (dev->device) {
1404 case PCI_DEVICE_ID_NETMOS_9735:
1405 case PCI_DEVICE_ID_NETMOS_9745:
1406 case PCI_DEVICE_ID_NETMOS_9835:
1407 case PCI_DEVICE_ID_NETMOS_9845:
1408 case PCI_DEVICE_ID_NETMOS_9855:
1409 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1410 num_parallel) {
1411 printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
1412 "%u serial); changing class SERIAL to OTHER "
1413 "(use parport_serial)\n",
1414 dev->device, num_parallel, num_serial);
1415 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1416 (dev->class & 0xff);
1420 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1422 static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1424 u16 command;
1425 u32 bar;
1426 u8 __iomem *csr;
1427 u8 cmd_hi;
1429 switch (dev->device) {
1430 /* PCI IDs taken from drivers/net/e100.c */
1431 case 0x1029:
1432 case 0x1030 ... 0x1034:
1433 case 0x1038 ... 0x103E:
1434 case 0x1050 ... 0x1057:
1435 case 0x1059:
1436 case 0x1064 ... 0x106B:
1437 case 0x1091 ... 0x1095:
1438 case 0x1209:
1439 case 0x1229:
1440 case 0x2449:
1441 case 0x2459:
1442 case 0x245D:
1443 case 0x27DC:
1444 break;
1445 default:
1446 return;
1450 * Some firmware hands off the e100 with interrupts enabled,
1451 * which can cause a flood of interrupts if packets are
1452 * received before the driver attaches to the device. So
1453 * disable all e100 interrupts here. The driver will
1454 * re-enable them when it's ready.
1456 pci_read_config_word(dev, PCI_COMMAND, &command);
1457 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &bar);
1459 if (!(command & PCI_COMMAND_MEMORY) || !bar)
1460 return;
1462 csr = ioremap(bar, 8);
1463 if (!csr) {
1464 printk(KERN_WARNING "PCI: Can't map %s e100 registers\n",
1465 pci_name(dev));
1466 return;
1469 cmd_hi = readb(csr + 3);
1470 if (cmd_hi == 0) {
1471 printk(KERN_WARNING "PCI: Firmware left %s e100 interrupts "
1472 "enabled, disabling\n", pci_name(dev));
1473 writeb(1, csr + 3);
1476 iounmap(csr);
1478 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
1480 static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1482 /* rev 1 ncr53c810 chips don't set the class at all which means
1483 * they don't get their resources remapped. Fix that here.
1486 if (dev->class == PCI_CLASS_NOT_DEFINED) {
1487 printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n");
1488 dev->class = PCI_CLASS_STORAGE_SCSI;
1491 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1493 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
1495 while (f < end) {
1496 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
1497 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
1498 pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
1499 f->hook(dev);
1501 f++;
1505 extern struct pci_fixup __start_pci_fixups_early[];
1506 extern struct pci_fixup __end_pci_fixups_early[];
1507 extern struct pci_fixup __start_pci_fixups_header[];
1508 extern struct pci_fixup __end_pci_fixups_header[];
1509 extern struct pci_fixup __start_pci_fixups_final[];
1510 extern struct pci_fixup __end_pci_fixups_final[];
1511 extern struct pci_fixup __start_pci_fixups_enable[];
1512 extern struct pci_fixup __end_pci_fixups_enable[];
1513 extern struct pci_fixup __start_pci_fixups_resume[];
1514 extern struct pci_fixup __end_pci_fixups_resume[];
1517 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
1519 struct pci_fixup *start, *end;
1521 switch(pass) {
1522 case pci_fixup_early:
1523 start = __start_pci_fixups_early;
1524 end = __end_pci_fixups_early;
1525 break;
1527 case pci_fixup_header:
1528 start = __start_pci_fixups_header;
1529 end = __end_pci_fixups_header;
1530 break;
1532 case pci_fixup_final:
1533 start = __start_pci_fixups_final;
1534 end = __end_pci_fixups_final;
1535 break;
1537 case pci_fixup_enable:
1538 start = __start_pci_fixups_enable;
1539 end = __end_pci_fixups_enable;
1540 break;
1542 case pci_fixup_resume:
1543 start = __start_pci_fixups_resume;
1544 end = __end_pci_fixups_resume;
1545 break;
1547 default:
1548 /* stupid compiler warning, you would think with an enum... */
1549 return;
1551 pci_do_fixups(dev, start, end);
1553 EXPORT_SYMBOL(pci_fixup_device);
1555 /* Enable 1k I/O space granularity on the Intel P64H2 */
1556 static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1558 u16 en1k;
1559 u8 io_base_lo, io_limit_lo;
1560 unsigned long base, limit;
1561 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1563 pci_read_config_word(dev, 0x40, &en1k);
1565 if (en1k & 0x200) {
1566 printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n");
1568 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1569 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1570 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1571 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1573 if (base <= limit) {
1574 res->start = base;
1575 res->end = limit + 0x3ff;
1579 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1581 /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1582 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1583 * in drivers/pci/setup-bus.c
1585 static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1587 u16 en1k, iobl_adr, iobl_adr_1k;
1588 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1590 pci_read_config_word(dev, 0x40, &en1k);
1592 if (en1k & 0x200) {
1593 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
1595 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
1597 if (iobl_adr != iobl_adr_1k) {
1598 printk(KERN_INFO "PCI: Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1 KB Granularity\n",
1599 iobl_adr,iobl_adr_1k);
1600 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
1604 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
1606 /* Under some circumstances, AER is not linked with extended capabilities.
1607 * Force it to be linked by setting the corresponding control bit in the
1608 * config space.
1610 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
1612 uint8_t b;
1613 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1614 if (!(b & 0x20)) {
1615 pci_write_config_byte(dev, 0xf41, b | 0x20);
1616 printk(KERN_INFO
1617 "PCI: Linking AER extended capability on %s\n",
1618 pci_name(dev));
1622 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1623 quirk_nvidia_ck804_pcie_aer_ext_cap);
1624 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1625 quirk_nvidia_ck804_pcie_aer_ext_cap);
1627 #ifdef CONFIG_PCI_MSI
1628 /* Some chipsets do not support MSI. We cannot easily rely on setting
1629 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
1630 * some other busses controlled by the chipset even if Linux is not
1631 * aware of it. Instead of setting the flag on all busses in the
1632 * machine, simply disable MSI globally.
1634 static void __init quirk_disable_all_msi(struct pci_dev *dev)
1636 pci_no_msi();
1637 printk(KERN_WARNING "PCI: MSI quirk detected. MSI deactivated.\n");
1639 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
1640 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000_PCIX, quirk_disable_all_msi);
1641 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
1642 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
1643 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
1645 /* Disable MSI on chipsets that are known to not support it */
1646 static void __devinit quirk_disable_msi(struct pci_dev *dev)
1648 if (dev->subordinate) {
1649 printk(KERN_WARNING "PCI: MSI quirk detected. "
1650 "PCI_BUS_FLAGS_NO_MSI set for %s subordinate bus.\n",
1651 pci_name(dev));
1652 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1655 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
1657 /* Go through the list of Hypertransport capabilities and
1658 * return 1 if a HT MSI capability is found and enabled */
1659 static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
1661 int pos, ttl = 48;
1663 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1664 while (pos && ttl--) {
1665 u8 flags;
1667 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1668 &flags) == 0)
1670 printk(KERN_INFO "PCI: Found %s HT MSI Mapping on %s\n",
1671 flags & HT_MSI_FLAGS_ENABLE ?
1672 "enabled" : "disabled", pci_name(dev));
1673 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
1676 pos = pci_find_next_ht_capability(dev, pos,
1677 HT_CAPTYPE_MSI_MAPPING);
1679 return 0;
1682 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
1683 static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
1685 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
1686 printk(KERN_WARNING "PCI: MSI quirk detected. "
1687 "MSI disabled on chipset %s.\n",
1688 pci_name(dev));
1689 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1692 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
1693 quirk_msi_ht_cap);
1695 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
1696 * MSI are supported if the MSI capability set in any of these mappings.
1698 static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
1700 struct pci_dev *pdev;
1702 if (!dev->subordinate)
1703 return;
1705 /* check HT MSI cap on this chipset and the root one.
1706 * a single one having MSI is enough to be sure that MSI are supported.
1708 pdev = pci_get_slot(dev->bus, 0);
1709 if (!pdev)
1710 return;
1711 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
1712 printk(KERN_WARNING "PCI: MSI quirk detected. "
1713 "MSI disabled on chipset %s.\n",
1714 pci_name(dev));
1715 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1717 pci_dev_put(pdev);
1719 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1720 quirk_nvidia_ck804_msi_ht_cap);
1721 #endif /* CONFIG_PCI_MSI */