2 * Yucca board specific routines
4 * Roland Dreier <rolandd@cisco.com> (based on luan.c by Matt Porter)
6 * Copyright 2004-2005 MontaVista Software Inc.
7 * Copyright (c) 2005 Cisco Systems. All rights reserved.
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
15 #include <linux/stddef.h>
16 #include <linux/kernel.h>
17 #include <linux/init.h>
18 #include <linux/errno.h>
19 #include <linux/reboot.h>
20 #include <linux/pci.h>
21 #include <linux/kdev_t.h>
22 #include <linux/types.h>
23 #include <linux/major.h>
24 #include <linux/blkdev.h>
25 #include <linux/console.h>
26 #include <linux/delay.h>
27 #include <linux/initrd.h>
28 #include <linux/seq_file.h>
29 #include <linux/root_dev.h>
30 #include <linux/tty.h>
31 #include <linux/serial.h>
32 #include <linux/serial_core.h>
33 #include <linux/serial_8250.h>
35 #include <asm/system.h>
36 #include <asm/pgtable.h>
40 #include <asm/machdep.h>
42 #include <asm/pci-bridge.h>
45 #include <asm/bootinfo.h>
46 #include <asm/ppc4xx_pic.h>
47 #include <asm/ppcboot.h>
49 #include <syslib/ibm44x_common.h>
50 #include <syslib/ibm440gx_common.h>
51 #include <syslib/ibm440sp_common.h>
52 #include <syslib/ppc440spe_pcie.h>
56 static struct ibm44x_clocks clocks __initdata
;
59 yucca_calibrate_decr(void)
63 if (mfspr(SPRN_CCR1
) & CCR1_TCS
)
68 ibm44x_calibrate_decr(freq
);
72 yucca_show_cpuinfo(struct seq_file
*m
)
74 seq_printf(m
, "vendor\t\t: AMCC\n");
75 seq_printf(m
, "machine\t\t: PPC440SPe EVB (Yucca)\n");
89 yucca_map_irq(struct pci_dev
*dev
, unsigned char idsel
, unsigned char pin
)
91 struct pci_controller
*hose
= pci_bus_to_hose(dev
->bus
->number
);
93 if (hose_type
[hose
->index
] == HOSE_PCIX
) {
94 static char pci_irq_table
[][4] =
96 * PCI IDSEL/INTPIN->INTLINE
100 { 81, -1, -1, -1 }, /* IDSEL 1 - PCIX0 Slot 0 */
102 const long min_idsel
= 1, max_idsel
= 1, irqs_per_slot
= 4;
103 return PCI_IRQ_TABLE_LOOKUP
;
104 } else if (hose_type
[hose
->index
] == HOSE_PCIE0
) {
105 static char pci_irq_table
[][4] =
107 * PCI IDSEL/INTPIN->INTLINE
113 const long min_idsel
= 1, max_idsel
= 1, irqs_per_slot
= 4;
114 return PCI_IRQ_TABLE_LOOKUP
;
115 } else if (hose_type
[hose
->index
] == HOSE_PCIE1
) {
116 static char pci_irq_table
[][4] =
118 * PCI IDSEL/INTPIN->INTLINE
122 { 100, 101, 102, 103 },
124 const long min_idsel
= 1, max_idsel
= 1, irqs_per_slot
= 4;
125 return PCI_IRQ_TABLE_LOOKUP
;
126 } else if (hose_type
[hose
->index
] == HOSE_PCIE2
) {
127 static char pci_irq_table
[][4] =
129 * PCI IDSEL/INTPIN->INTLINE
133 { 104, 105, 106, 107 },
135 const long min_idsel
= 1, max_idsel
= 1, irqs_per_slot
= 4;
136 return PCI_IRQ_TABLE_LOOKUP
;
141 static void __init
yucca_set_emacdata(void)
144 struct ocp_func_emac_data
*emacdata
;
146 /* Set phy_map, phy_mode, and mac_addr for the EMAC */
147 def
= ocp_get_one_device(OCP_VENDOR_IBM
, OCP_FUNC_EMAC
, 0);
148 emacdata
= def
->additions
;
149 emacdata
->phy_map
= 0x00000001; /* Skip 0x00 */
150 emacdata
->phy_mode
= PHY_MODE_GMII
;
151 memcpy(emacdata
->mac_addr
, __res
.bi_enetaddr
, 6);
154 static int __init
yucca_pcie_card_present(int port
)
156 void __iomem
*pcie_fpga_base
;
159 pcie_fpga_base
= ioremap64(YUCCA_FPGA_REG_BASE
, YUCCA_FPGA_REG_SIZE
);
160 reg
= in_be16(pcie_fpga_base
+ FPGA_REG1C
);
161 iounmap(pcie_fpga_base
);
164 case 0: return !(reg
& FPGA_REG1C_PE0_PRSNT
);
165 case 1: return !(reg
& FPGA_REG1C_PE1_PRSNT
);
166 case 2: return !(reg
& FPGA_REG1C_PE2_PRSNT
);
172 * For the given slot, set rootpoint mode, send power to the slot,
173 * turn on the green LED and turn off the yellow LED, enable the clock
174 * and turn off reset.
176 static void __init
yucca_setup_pcie_fpga_rootpoint(int port
)
178 void __iomem
*pcie_reg_fpga_base
;
179 u16 power
, clock
, green_led
, yellow_led
, reset_off
, rootpoint
, endpoint
;
181 pcie_reg_fpga_base
= ioremap64(YUCCA_FPGA_REG_BASE
, YUCCA_FPGA_REG_SIZE
);
185 rootpoint
= FPGA_REG1C_PE0_ROOTPOINT
;
187 power
= FPGA_REG1A_PE0_PWRON
;
188 green_led
= FPGA_REG1A_PE0_GLED
;
189 clock
= FPGA_REG1A_PE0_REFCLK_ENABLE
;
190 yellow_led
= FPGA_REG1A_PE0_YLED
;
191 reset_off
= FPGA_REG1C_PE0_PERST
;
195 endpoint
= FPGA_REG1C_PE1_ENDPOINT
;
196 power
= FPGA_REG1A_PE1_PWRON
;
197 green_led
= FPGA_REG1A_PE1_GLED
;
198 clock
= FPGA_REG1A_PE1_REFCLK_ENABLE
;
199 yellow_led
= FPGA_REG1A_PE1_YLED
;
200 reset_off
= FPGA_REG1C_PE1_PERST
;
204 endpoint
= FPGA_REG1C_PE2_ENDPOINT
;
205 power
= FPGA_REG1A_PE2_PWRON
;
206 green_led
= FPGA_REG1A_PE2_GLED
;
207 clock
= FPGA_REG1A_PE2_REFCLK_ENABLE
;
208 yellow_led
= FPGA_REG1A_PE2_YLED
;
209 reset_off
= FPGA_REG1C_PE2_PERST
;
213 iounmap(pcie_reg_fpga_base
);
217 out_be16(pcie_reg_fpga_base
+ FPGA_REG1A
,
218 ~(power
| clock
| green_led
) &
219 (yellow_led
| in_be16(pcie_reg_fpga_base
+ FPGA_REG1A
)));
220 out_be16(pcie_reg_fpga_base
+ FPGA_REG1C
,
221 ~(endpoint
| reset_off
) &
222 (rootpoint
| in_be16(pcie_reg_fpga_base
+ FPGA_REG1C
)));
225 * Leave device in reset for a while after powering on the
226 * slot to give it a chance to initialize.
230 out_be16(pcie_reg_fpga_base
+ FPGA_REG1C
,
231 reset_off
| in_be16(pcie_reg_fpga_base
+ FPGA_REG1C
));
233 iounmap(pcie_reg_fpga_base
);
237 yucca_setup_hoses(void)
239 struct pci_controller
*hose
;
243 if (0 && ppc440spe_init_pcie()) {
244 printk(KERN_WARNING
"PPC440SPe PCI Express initialization failed\n");
248 for (i
= 0; i
<= 2; ++i
) {
249 if (!yucca_pcie_card_present(i
))
252 printk(KERN_INFO
"PCIE%d: card present\n", i
);
253 yucca_setup_pcie_fpga_rootpoint(i
);
254 if (ppc440spe_init_pcie_rootport(i
)) {
255 printk(KERN_WARNING
"PCIE%d: initialization failed\n", i
);
259 hose
= pcibios_alloc_controller();
263 sprintf(name
, "PCIE%d host bridge", i
);
264 pci_init_resource(&hose
->io_resource
,
270 hose
->mem_space
.start
= YUCCA_PCIE_LOWER_MEM
+
271 i
* YUCCA_PCIE_MEM_SIZE
;
272 hose
->mem_space
.end
= hose
->mem_space
.start
+
273 YUCCA_PCIE_MEM_SIZE
- 1;
275 pci_init_resource(&hose
->mem_resources
[0],
276 hose
->mem_space
.start
,
281 hose
->first_busno
= 0;
282 hose
->last_busno
= 15;
283 hose_type
[hose
->index
] = HOSE_PCIE0
+ i
;
285 ppc440spe_setup_pcie(hose
, i
);
286 hose
->last_busno
= pciauto_bus_scan(hose
, hose
->first_busno
);
289 ppc_md
.pci_swizzle
= common_swizzle
;
290 ppc_md
.pci_map_irq
= yucca_map_irq
;
296 yucca_early_serial_map(void)
298 struct uart_port port
;
300 /* Setup ioremapped serial port access */
301 memset(&port
, 0, sizeof(port
));
302 port
.membase
= ioremap64(PPC440SPE_UART0_ADDR
, 8);
303 port
.irq
= UART0_INT
;
304 port
.uartclk
= clocks
.uart0
;
306 port
.iotype
= UPIO_MEM
;
307 port
.flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
;
310 if (early_serial_setup(&port
) != 0) {
311 printk("Early serial init of port 0 failed\n");
314 port
.membase
= ioremap64(PPC440SPE_UART1_ADDR
, 8);
315 port
.irq
= UART1_INT
;
316 port
.uartclk
= clocks
.uart1
;
319 if (early_serial_setup(&port
) != 0) {
320 printk("Early serial init of port 1 failed\n");
323 port
.membase
= ioremap64(PPC440SPE_UART2_ADDR
, 8);
324 port
.irq
= UART2_INT
;
325 port
.uartclk
= BASE_BAUD
;
328 if (early_serial_setup(&port
) != 0) {
329 printk("Early serial init of port 2 failed\n");
334 yucca_setup_arch(void)
336 yucca_set_emacdata();
338 #if !defined(CONFIG_BDI_SWITCH)
340 * The Abatron BDI JTAG debugger does not tolerate others
341 * mucking with the debug registers.
343 mtspr(SPRN_DBCR0
, (DBCR0_TDE
| DBCR0_IDM
));
347 * Determine various clocks.
348 * To be completely correct we should get SysClk
349 * from FPGA, because it can be changed by on-board switches
352 /* 440GX and 440SPe clocking is the same - rd */
353 ibm440gx_get_clocks(&clocks
, 33333333, 6 * 1843200);
354 ocp_sys_info
.opb_bus_freq
= clocks
.opb
;
356 /* init to some ~sane value until calibrate_delay() runs */
357 loops_per_jiffy
= 50000000/HZ
;
359 /* Setup PCIXn host bridges */
362 #ifdef CONFIG_BLK_DEV_INITRD
364 ROOT_DEV
= Root_RAM0
;
367 #ifdef CONFIG_ROOT_NFS
370 ROOT_DEV
= Root_HDA1
;
373 yucca_early_serial_map();
375 /* Identify the system */
376 printk("Yucca port (Roland Dreier <rolandd@cisco.com>)\n");
379 void __init
platform_init(unsigned long r3
, unsigned long r4
,
380 unsigned long r5
, unsigned long r6
, unsigned long r7
)
382 ibm44x_platform_init(r3
, r4
, r5
, r6
, r7
);
384 ppc_md
.setup_arch
= yucca_setup_arch
;
385 ppc_md
.show_cpuinfo
= yucca_show_cpuinfo
;
386 ppc_md
.find_end_of_memory
= ibm440sp_find_end_of_memory
;
387 ppc_md
.get_irq
= NULL
; /* Set in ppc4xx_pic_init() */
389 ppc_md
.calibrate_decr
= yucca_calibrate_decr
;
391 ppc_md
.early_serial_map
= yucca_early_serial_map
;