1 /* cpu.c: Dinky routines to look for the kind of Sparc cpu
4 * Copyright (C) 1996, 2007 David S. Miller (davem@davemloft.net)
7 #include <linux/kernel.h>
8 #include <linux/init.h>
9 #include <linux/sched.h>
10 #include <linux/smp.h>
12 #include <asm/system.h>
13 #include <asm/fpumacro.h>
14 #include <asm/cpudata.h>
15 #include <asm/spitfire.h>
16 #include <asm/oplib.h>
20 DEFINE_PER_CPU(cpuinfo_sparc
, __cpu_data
) = { 0 };
25 char* cpu_name
; /* should be enough I hope... */
35 static struct cpu_fp_info linux_sparc_fpu
[] = {
36 { 0x17, 0x10, 0, "UltraSparc I integrated FPU"},
37 { 0x22, 0x10, 0, "UltraSparc I integrated FPU"},
38 { 0x17, 0x11, 0, "UltraSparc II integrated FPU"},
39 { 0x17, 0x12, 0, "UltraSparc IIi integrated FPU"},
40 { 0x17, 0x13, 0, "UltraSparc IIe integrated FPU"},
41 { 0x3e, 0x14, 0, "UltraSparc III integrated FPU"},
42 { 0x3e, 0x15, 0, "UltraSparc III+ integrated FPU"},
43 { 0x3e, 0x16, 0, "UltraSparc IIIi integrated FPU"},
44 { 0x3e, 0x18, 0, "UltraSparc IV integrated FPU"},
45 { 0x3e, 0x19, 0, "UltraSparc IV+ integrated FPU"},
46 { 0x3e, 0x22, 0, "UltraSparc IIIi+ integrated FPU"},
49 #define NSPARCFPU ARRAY_SIZE(linux_sparc_fpu)
51 static struct cpu_iu_info linux_sparc_chips
[] = {
52 { 0x17, 0x10, "TI UltraSparc I (SpitFire)"},
53 { 0x22, 0x10, "TI UltraSparc I (SpitFire)"},
54 { 0x17, 0x11, "TI UltraSparc II (BlackBird)"},
55 { 0x17, 0x12, "TI UltraSparc IIi (Sabre)"},
56 { 0x17, 0x13, "TI UltraSparc IIe (Hummingbird)"},
57 { 0x3e, 0x14, "TI UltraSparc III (Cheetah)"},
58 { 0x3e, 0x15, "TI UltraSparc III+ (Cheetah+)"},
59 { 0x3e, 0x16, "TI UltraSparc IIIi (Jalapeno)"},
60 { 0x3e, 0x18, "TI UltraSparc IV (Jaguar)"},
61 { 0x3e, 0x19, "TI UltraSparc IV+ (Panther)"},
62 { 0x3e, 0x22, "TI UltraSparc IIIi+ (Serrano)"},
65 #define NSPARCCHIPS ARRAY_SIZE(linux_sparc_chips)
70 static void __init
sun4v_cpu_probe(void)
72 switch (sun4v_chip_type
) {
73 case SUN4V_CHIP_NIAGARA1
:
74 sparc_cpu_type
= "UltraSparc T1 (Niagara)";
75 sparc_fpu_type
= "UltraSparc T1 integrated FPU";
78 case SUN4V_CHIP_NIAGARA2
:
79 sparc_cpu_type
= "UltraSparc T2 (Niagara2)";
80 sparc_fpu_type
= "UltraSparc T2 integrated FPU";
84 printk(KERN_WARNING
"CPU: Unknown sun4v cpu type [%s]\n",
86 sparc_cpu_type
= "Unknown SUN4V CPU";
87 sparc_fpu_type
= "Unknown SUN4V FPU";
92 void __init
cpu_probe(void)
94 unsigned long ver
, fpu_vers
, manuf
, impl
, fprs
;
97 if (tlb_type
== hypervisor
) {
103 fprs_write(FPRS_FEF
);
104 __asm__
__volatile__ ("rdpr %%ver, %0; stx %%fsr, [%1]"
109 manuf
= ((ver
>> 48) & 0xffff);
110 impl
= ((ver
>> 32) & 0xffff);
112 fpu_vers
= ((fpu_vers
>> 17) & 0x7);
115 for (i
= 0; i
< NSPARCCHIPS
; i
++) {
116 if (linux_sparc_chips
[i
].manuf
== manuf
) {
117 if (linux_sparc_chips
[i
].impl
== impl
) {
119 linux_sparc_chips
[i
].cpu_name
;
125 if (i
== NSPARCCHIPS
) {
126 /* Maybe it is a cheetah+ derivative, report it as cheetah+
127 * in that case until we learn the real names.
134 printk("DEBUG: manuf[%lx] impl[%lx]\n",
137 sparc_cpu_type
= "Unknown CPU";
140 for (i
= 0; i
< NSPARCFPU
; i
++) {
141 if (linux_sparc_fpu
[i
].manuf
== manuf
&&
142 linux_sparc_fpu
[i
].impl
== impl
) {
143 if (linux_sparc_fpu
[i
].fpu_vers
== fpu_vers
) {
145 linux_sparc_fpu
[i
].fp_name
;
151 if (i
== NSPARCFPU
) {
152 printk("DEBUG: manuf[%lx] impl[%lx] fsr.vers[%lx]\n",
153 manuf
, impl
, fpu_vers
);
154 sparc_fpu_type
= "Unknown FPU";