2 * Copyright (c) 2003-2006 Silicon Graphics, Inc. All Rights Reserved.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License
6 * as published by the Free Software Foundation.
8 * This program is distributed in the hope that it would be useful, but
9 * WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
12 * You should have received a copy of the GNU General Public
13 * License along with this program; if not, write the Free Software
14 * Foundation, Inc., 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
16 * For further information regarding this notice, see:
18 * http://oss.sgi.com/projects/GenInfo/NoticeExplan
21 #include <linux/module.h>
22 #include <linux/types.h>
23 #include <linux/pci.h>
24 #include <linux/delay.h>
25 #include <linux/hdreg.h>
26 #include <linux/init.h>
27 #include <linux/kernel.h>
28 #include <linux/ioport.h>
29 #include <linux/blkdev.h>
30 #include <linux/scatterlist.h>
31 #include <linux/ioc4.h>
34 #include <linux/ide.h>
36 #define DRV_NAME "SGIIOC4"
38 /* IOC4 Specific Definitions */
39 #define IOC4_CMD_OFFSET 0x100
40 #define IOC4_CTRL_OFFSET 0x120
41 #define IOC4_DMA_OFFSET 0x140
42 #define IOC4_INTR_OFFSET 0x0
44 #define IOC4_TIMING 0x00
45 #define IOC4_DMA_PTR_L 0x01
46 #define IOC4_DMA_PTR_H 0x02
47 #define IOC4_DMA_ADDR_L 0x03
48 #define IOC4_DMA_ADDR_H 0x04
49 #define IOC4_BC_DEV 0x05
50 #define IOC4_BC_MEM 0x06
51 #define IOC4_DMA_CTRL 0x07
52 #define IOC4_DMA_END_ADDR 0x08
54 /* Bits in the IOC4 Control/Status Register */
55 #define IOC4_S_DMA_START 0x01
56 #define IOC4_S_DMA_STOP 0x02
57 #define IOC4_S_DMA_DIR 0x04
58 #define IOC4_S_DMA_ACTIVE 0x08
59 #define IOC4_S_DMA_ERROR 0x10
60 #define IOC4_ATA_MEMERR 0x02
62 /* Read/Write Directions */
63 #define IOC4_DMA_WRITE 0x04
64 #define IOC4_DMA_READ 0x00
66 /* Interrupt Register Offsets */
67 #define IOC4_INTR_REG 0x03
68 #define IOC4_INTR_SET 0x05
69 #define IOC4_INTR_CLEAR 0x07
71 #define IOC4_IDE_CACHELINE_SIZE 128
72 #define IOC4_CMD_CTL_BLK_SIZE 0x20
73 #define IOC4_SUPPORTED_FIRMWARE_REV 46
87 /* Each Physical Region Descriptor Entry size is 16 bytes (2 * 64 bits) */
88 /* IOC4 has only 1 IDE channel */
89 #define IOC4_PRD_BYTES 16
90 #define IOC4_PRD_ENTRIES (PAGE_SIZE /(4*IOC4_PRD_BYTES))
94 sgiioc4_init_hwif_ports(hw_regs_t
* hw
, unsigned long data_port
,
95 unsigned long ctrl_port
, unsigned long irq_port
)
97 unsigned long reg
= data_port
;
100 /* Registers are word (32 bit) aligned */
101 for (i
= 0; i
<= 7; i
++)
102 hw
->io_ports_array
[i
] = reg
+ i
* 4;
105 hw
->io_ports
.ctl_addr
= ctrl_port
;
108 hw
->io_ports
.irq_addr
= irq_port
;
112 sgiioc4_maskproc(ide_drive_t
* drive
, int mask
)
114 writeb(mask
? (drive
->ctl
| 2) : (drive
->ctl
& ~2),
115 (void __iomem
*)drive
->hwif
->io_ports
.ctl_addr
);
119 sgiioc4_checkirq(ide_hwif_t
* hwif
)
121 unsigned long intr_addr
=
122 hwif
->io_ports
.irq_addr
+ IOC4_INTR_REG
* 4;
124 if ((u8
)readl((void __iomem
*)intr_addr
) & 0x03)
130 static u8
sgiioc4_INB(unsigned long);
133 sgiioc4_clearirq(ide_drive_t
* drive
)
136 ide_hwif_t
*hwif
= HWIF(drive
);
137 struct ide_io_ports
*io_ports
= &hwif
->io_ports
;
138 unsigned long other_ir
= io_ports
->irq_addr
+ (IOC4_INTR_REG
<< 2);
140 /* Code to check for PCI error conditions */
141 intr_reg
= readl((void __iomem
*)other_ir
);
142 if (intr_reg
& 0x03) { /* Valid IOC4-IDE interrupt */
144 * Using sgiioc4_INB to read the Status register has a side
145 * effect of clearing the interrupt. The first read should
146 * clear it if it is set. The second read should return
147 * a "clear" status if it got cleared. If not, then spin
148 * for a bit trying to clear it.
150 u8 stat
= sgiioc4_INB(io_ports
->status_addr
);
152 stat
= sgiioc4_INB(io_ports
->status_addr
);
153 while ((stat
& 0x80) && (count
++ < 100)) {
155 stat
= sgiioc4_INB(io_ports
->status_addr
);
158 if (intr_reg
& 0x02) {
159 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
160 /* Error when transferring DMA data on PCI bus */
161 u32 pci_err_addr_low
, pci_err_addr_high
,
165 readl((void __iomem
*)io_ports
->irq_addr
);
167 readl((void __iomem
*)(io_ports
->irq_addr
+ 4));
168 pci_read_config_dword(dev
, PCI_COMMAND
,
171 "%s(%s) : PCI Bus Error when doing DMA:"
172 " status-cmd reg is 0x%x\n",
173 __func__
, drive
->name
, pci_stat_cmd_reg
);
175 "%s(%s) : PCI Error Address is 0x%x%x\n",
176 __func__
, drive
->name
,
177 pci_err_addr_high
, pci_err_addr_low
);
178 /* Clear the PCI Error indicator */
179 pci_write_config_dword(dev
, PCI_COMMAND
, 0x00000146);
182 /* Clear the Interrupt, Error bits on the IOC4 */
183 writel(0x03, (void __iomem
*)other_ir
);
185 intr_reg
= readl((void __iomem
*)other_ir
);
191 static void sgiioc4_dma_start(ide_drive_t
*drive
)
193 ide_hwif_t
*hwif
= HWIF(drive
);
194 unsigned long ioc4_dma_addr
= hwif
->dma_base
+ IOC4_DMA_CTRL
* 4;
195 unsigned int reg
= readl((void __iomem
*)ioc4_dma_addr
);
196 unsigned int temp_reg
= reg
| IOC4_S_DMA_START
;
198 writel(temp_reg
, (void __iomem
*)ioc4_dma_addr
);
202 sgiioc4_ide_dma_stop(ide_hwif_t
*hwif
, u64 dma_base
)
204 unsigned long ioc4_dma_addr
= dma_base
+ IOC4_DMA_CTRL
* 4;
209 ioc4_dma
= readl((void __iomem
*)ioc4_dma_addr
);
210 while ((ioc4_dma
& IOC4_S_DMA_STOP
) && (count
++ < 200)) {
212 ioc4_dma
= readl((void __iomem
*)ioc4_dma_addr
);
217 /* Stops the IOC4 DMA Engine */
218 static int sgiioc4_dma_end(ide_drive_t
*drive
)
220 u32 ioc4_dma
, bc_dev
, bc_mem
, num
, valid
= 0, cnt
= 0;
221 ide_hwif_t
*hwif
= HWIF(drive
);
222 unsigned long dma_base
= hwif
->dma_base
;
224 unsigned long *ending_dma
= ide_get_hwifdata(hwif
);
226 writel(IOC4_S_DMA_STOP
, (void __iomem
*)(dma_base
+ IOC4_DMA_CTRL
* 4));
228 ioc4_dma
= sgiioc4_ide_dma_stop(hwif
, dma_base
);
230 if (ioc4_dma
& IOC4_S_DMA_STOP
) {
232 "%s(%s): IOC4 DMA STOP bit is still 1 :"
233 "ioc4_dma_reg 0x%x\n",
234 __func__
, drive
->name
, ioc4_dma
);
239 * The IOC4 will DMA 1's to the ending dma area to indicate that
240 * previous data DMA is complete. This is necessary because of relaxed
241 * ordering between register reads and DMA writes on the Altix.
243 while ((cnt
++ < 200) && (!valid
)) {
244 for (num
= 0; num
< 16; num
++) {
245 if (ending_dma
[num
]) {
253 printk(KERN_ERR
"%s(%s) : DMA incomplete\n", __func__
,
258 bc_dev
= readl((void __iomem
*)(dma_base
+ IOC4_BC_DEV
* 4));
259 bc_mem
= readl((void __iomem
*)(dma_base
+ IOC4_BC_MEM
* 4));
261 if ((bc_dev
& 0x01FF) || (bc_mem
& 0x1FF)) {
262 if (bc_dev
> bc_mem
+ 8) {
264 "%s(%s): WARNING!! byte_count_dev %d "
265 "!= byte_count_mem %d\n",
266 __func__
, drive
->name
, bc_dev
, bc_mem
);
270 drive
->waiting_for_dma
= 0;
271 ide_destroy_dmatable(drive
);
276 static void sgiioc4_set_dma_mode(ide_drive_t
*drive
, const u8 speed
)
280 /* returns 1 if dma irq issued, 0 otherwise */
281 static int sgiioc4_dma_test_irq(ide_drive_t
*drive
)
283 return sgiioc4_checkirq(HWIF(drive
));
286 static void sgiioc4_dma_host_set(ide_drive_t
*drive
, int on
)
289 sgiioc4_clearirq(drive
);
293 sgiioc4_resetproc(ide_drive_t
* drive
)
295 sgiioc4_dma_end(drive
);
296 sgiioc4_clearirq(drive
);
300 sgiioc4_dma_lost_irq(ide_drive_t
* drive
)
302 sgiioc4_resetproc(drive
);
304 ide_dma_lost_irq(drive
);
308 sgiioc4_INB(unsigned long port
)
310 u8 reg
= (u8
) readb((void __iomem
*) port
);
312 if ((port
& 0xFFF) == 0x11C) { /* Status register of IOC4 */
313 if (reg
& 0x51) { /* Not busy...check for interrupt */
314 unsigned long other_ir
= port
- 0x110;
315 unsigned int intr_reg
= (u32
) readl((void __iomem
*) other_ir
);
317 /* Clear the Interrupt, Error bits on the IOC4 */
318 if (intr_reg
& 0x03) {
319 writel(0x03, (void __iomem
*) other_ir
);
320 intr_reg
= (u32
) readl((void __iomem
*) other_ir
);
328 /* Creates a dma map for the scatter-gather list entries */
330 ide_dma_sgiioc4(ide_hwif_t
*hwif
, const struct ide_port_info
*d
)
332 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
333 unsigned long dma_base
= pci_resource_start(dev
, 0) + IOC4_DMA_OFFSET
;
334 void __iomem
*virt_dma_base
;
335 int num_ports
= sizeof (ioc4_dma_regs_t
);
341 printk(KERN_INFO
"%s: BM-DMA at 0x%04lx-0x%04lx\n", hwif
->name
,
342 dma_base
, dma_base
+ num_ports
- 1);
344 if (!request_mem_region(dma_base
, num_ports
, hwif
->name
)) {
346 "%s(%s) -- ERROR, Addresses 0x%p to 0x%p "
348 __func__
, hwif
->name
, (void *) dma_base
,
349 (void *) dma_base
+ num_ports
- 1);
353 virt_dma_base
= ioremap(dma_base
, num_ports
);
354 if (virt_dma_base
== NULL
) {
356 "%s(%s) -- ERROR, Unable to map addresses 0x%lx to 0x%lx\n",
357 __func__
, hwif
->name
, dma_base
, dma_base
+ num_ports
- 1);
358 goto dma_remap_failure
;
360 hwif
->dma_base
= (unsigned long) virt_dma_base
;
362 hwif
->dmatable_cpu
= pci_alloc_consistent(dev
,
363 IOC4_PRD_ENTRIES
* IOC4_PRD_BYTES
,
364 &hwif
->dmatable_dma
);
366 if (!hwif
->dmatable_cpu
)
367 goto dma_pci_alloc_failure
;
369 hwif
->sg_max_nents
= IOC4_PRD_ENTRIES
;
371 pad
= pci_alloc_consistent(dev
, IOC4_IDE_CACHELINE_SIZE
,
372 (dma_addr_t
*) &(hwif
->dma_status
));
375 ide_set_hwifdata(hwif
, pad
);
379 pci_free_consistent(dev
, IOC4_PRD_ENTRIES
* IOC4_PRD_BYTES
,
380 hwif
->dmatable_cpu
, hwif
->dmatable_dma
);
382 "%s() -- Error! Unable to allocate DMA Maps for drive %s\n",
383 __func__
, hwif
->name
);
385 "Changing from DMA to PIO mode for Drive %s\n", hwif
->name
);
387 dma_pci_alloc_failure
:
388 iounmap(virt_dma_base
);
391 release_mem_region(dma_base
, num_ports
);
396 /* Initializes the IOC4 DMA Engine */
398 sgiioc4_configure_for_dma(int dma_direction
, ide_drive_t
* drive
)
401 ide_hwif_t
*hwif
= HWIF(drive
);
402 unsigned long dma_base
= hwif
->dma_base
;
403 unsigned long ioc4_dma_addr
= dma_base
+ IOC4_DMA_CTRL
* 4;
404 u32 dma_addr
, ending_dma_addr
;
406 ioc4_dma
= readl((void __iomem
*)ioc4_dma_addr
);
408 if (ioc4_dma
& IOC4_S_DMA_ACTIVE
) {
410 "%s(%s):Warning!! DMA from previous transfer was still active\n",
411 __func__
, drive
->name
);
412 writel(IOC4_S_DMA_STOP
, (void __iomem
*)ioc4_dma_addr
);
413 ioc4_dma
= sgiioc4_ide_dma_stop(hwif
, dma_base
);
415 if (ioc4_dma
& IOC4_S_DMA_STOP
)
417 "%s(%s) : IOC4 Dma STOP bit is still 1\n",
418 __func__
, drive
->name
);
421 ioc4_dma
= readl((void __iomem
*)ioc4_dma_addr
);
422 if (ioc4_dma
& IOC4_S_DMA_ERROR
) {
424 "%s(%s) : Warning!! - DMA Error during Previous"
425 " transfer | status 0x%x\n",
426 __func__
, drive
->name
, ioc4_dma
);
427 writel(IOC4_S_DMA_STOP
, (void __iomem
*)ioc4_dma_addr
);
428 ioc4_dma
= sgiioc4_ide_dma_stop(hwif
, dma_base
);
430 if (ioc4_dma
& IOC4_S_DMA_STOP
)
432 "%s(%s) : IOC4 DMA STOP bit is still 1\n",
433 __func__
, drive
->name
);
436 /* Address of the Scatter Gather List */
437 dma_addr
= cpu_to_le32(hwif
->dmatable_dma
);
438 writel(dma_addr
, (void __iomem
*)(dma_base
+ IOC4_DMA_PTR_L
* 4));
440 /* Address of the Ending DMA */
441 memset(ide_get_hwifdata(hwif
), 0, IOC4_IDE_CACHELINE_SIZE
);
442 ending_dma_addr
= cpu_to_le32(hwif
->dma_status
);
443 writel(ending_dma_addr
, (void __iomem
*)(dma_base
+ IOC4_DMA_END_ADDR
* 4));
445 writel(dma_direction
, (void __iomem
*)ioc4_dma_addr
);
446 drive
->waiting_for_dma
= 1;
449 /* IOC4 Scatter Gather list Format */
450 /* 128 Bit entries to support 64 bit addresses in the future */
451 /* The Scatter Gather list Entry should be in the BIG-ENDIAN Format */
452 /* --------------------------------------------------------------------- */
453 /* | Upper 32 bits - Zero | Lower 32 bits- address | */
454 /* --------------------------------------------------------------------- */
455 /* | Upper 32 bits - Zero |EOL| 15 unused | 16 Bit Length| */
456 /* --------------------------------------------------------------------- */
457 /* Creates the scatter gather list, DMA Table */
459 sgiioc4_build_dma_table(ide_drive_t
* drive
, struct request
*rq
, int ddir
)
461 ide_hwif_t
*hwif
= HWIF(drive
);
462 unsigned int *table
= hwif
->dmatable_cpu
;
463 unsigned int count
= 0, i
= 1;
464 struct scatterlist
*sg
;
466 hwif
->sg_nents
= i
= ide_build_sglist(drive
, rq
);
469 return 0; /* sglist of length Zero */
472 while (i
&& sg_dma_len(sg
)) {
475 cur_addr
= sg_dma_address(sg
);
476 cur_len
= sg_dma_len(sg
);
479 if (count
++ >= IOC4_PRD_ENTRIES
) {
481 "%s: DMA table too small\n",
483 goto use_pio_instead
;
486 0x10000 - (cur_addr
& 0xffff);
488 if (bcount
> cur_len
)
491 /* put the addr, length in
492 * the IOC4 dma-table format */
495 *table
= cpu_to_be32(cur_addr
);
500 *table
= cpu_to_be32(bcount
);
514 *table
|= cpu_to_be32(0x80000000);
519 ide_destroy_dmatable(drive
);
521 return 0; /* revert to PIO for this request */
524 static int sgiioc4_dma_setup(ide_drive_t
*drive
)
526 struct request
*rq
= HWGROUP(drive
)->rq
;
527 unsigned int count
= 0;
531 ddir
= PCI_DMA_TODEVICE
;
533 ddir
= PCI_DMA_FROMDEVICE
;
535 if (!(count
= sgiioc4_build_dma_table(drive
, rq
, ddir
))) {
536 /* try PIO instead of DMA */
537 ide_map_sg(drive
, rq
);
542 /* Writes TO the IOC4 FROM Main Memory */
543 ddir
= IOC4_DMA_READ
;
545 /* Writes FROM the IOC4 TO Main Memory */
546 ddir
= IOC4_DMA_WRITE
;
548 sgiioc4_configure_for_dma(ddir
, drive
);
553 static const struct ide_port_ops sgiioc4_port_ops
= {
554 .set_dma_mode
= sgiioc4_set_dma_mode
,
555 /* reset DMA engine, clear IRQs */
556 .resetproc
= sgiioc4_resetproc
,
557 /* mask on/off NIEN register */
558 .maskproc
= sgiioc4_maskproc
,
561 static const struct ide_dma_ops sgiioc4_dma_ops
= {
562 .dma_host_set
= sgiioc4_dma_host_set
,
563 .dma_setup
= sgiioc4_dma_setup
,
564 .dma_start
= sgiioc4_dma_start
,
565 .dma_end
= sgiioc4_dma_end
,
566 .dma_test_irq
= sgiioc4_dma_test_irq
,
567 .dma_lost_irq
= sgiioc4_dma_lost_irq
,
568 .dma_timeout
= ide_dma_timeout
,
571 static const struct ide_port_info sgiioc4_port_info __devinitdata
= {
573 .init_dma
= ide_dma_sgiioc4
,
574 .port_ops
= &sgiioc4_port_ops
,
575 .dma_ops
= &sgiioc4_dma_ops
,
576 .host_flags
= IDE_HFLAG_MMIO
,
577 .mwdma_mask
= ATA_MWDMA2_ONLY
,
581 sgiioc4_ide_setup_pci_device(struct pci_dev
*dev
)
583 unsigned long cmd_base
, irqport
;
584 unsigned long bar0
, cmd_phys_base
, ctl
;
585 void __iomem
*virt_base
;
587 u8 idx
[4] = { 0xff, 0xff, 0xff, 0xff };
589 struct ide_port_info d
= sgiioc4_port_info
;
591 hwif
= ide_find_port();
593 printk(KERN_ERR
"%s: too many IDE interfaces, no room in table\n",
598 /* Get the CmdBlk and CtrlBlk Base Registers */
599 bar0
= pci_resource_start(dev
, 0);
600 virt_base
= ioremap(bar0
, pci_resource_len(dev
, 0));
601 if (virt_base
== NULL
) {
602 printk(KERN_ERR
"%s: Unable to remap BAR 0 address: 0x%lx\n",
606 cmd_base
= (unsigned long) virt_base
+ IOC4_CMD_OFFSET
;
607 ctl
= (unsigned long) virt_base
+ IOC4_CTRL_OFFSET
;
608 irqport
= (unsigned long) virt_base
+ IOC4_INTR_OFFSET
;
610 cmd_phys_base
= bar0
+ IOC4_CMD_OFFSET
;
611 if (!request_mem_region(cmd_phys_base
, IOC4_CMD_CTL_BLK_SIZE
,
614 "%s : %s -- ERROR, Addresses "
615 "0x%p to 0x%p ALREADY in use\n",
616 __func__
, hwif
->name
, (void *) cmd_phys_base
,
617 (void *) cmd_phys_base
+ IOC4_CMD_CTL_BLK_SIZE
);
621 /* Initialize the IO registers */
622 memset(&hw
, 0, sizeof(hw
));
623 sgiioc4_init_hwif_ports(&hw
, cmd_base
, ctl
, irqport
);
625 hw
.chipset
= ide_pci
;
627 ide_init_port_hw(hwif
, &hw
);
629 hwif
->dev
= &dev
->dev
;
631 /* The IOC4 uses MMIO rather than Port IO. */
632 default_hwif_mmiops(hwif
);
634 /* Initializing chipset IRQ Registers */
635 writel(0x03, (void __iomem
*)(irqport
+ IOC4_INTR_SET
* 4));
637 hwif
->INB
= &sgiioc4_INB
;
639 idx
[0] = hwif
->index
;
641 if (ide_device_add(idx
, &d
))
647 static unsigned int __devinit
648 pci_init_sgiioc4(struct pci_dev
*dev
)
652 printk(KERN_INFO
"%s: IDE controller at PCI slot %s, revision %d\n",
653 DRV_NAME
, pci_name(dev
), dev
->revision
);
655 if (dev
->revision
< IOC4_SUPPORTED_FIRMWARE_REV
) {
656 printk(KERN_ERR
"Skipping %s IDE controller in slot %s: "
657 "firmware is obsolete - please upgrade to "
658 "revision46 or higher\n",
659 DRV_NAME
, pci_name(dev
));
663 ret
= sgiioc4_ide_setup_pci_device(dev
);
669 ioc4_ide_attach_one(struct ioc4_driver_data
*idd
)
671 /* PCI-RT does not bring out IDE connection.
672 * Do not attach to this particular IOC4.
674 if (idd
->idd_variant
== IOC4_VARIANT_PCI_RT
)
677 return pci_init_sgiioc4(idd
->idd_pdev
);
680 static struct ioc4_submodule ioc4_ide_submodule
= {
681 .is_name
= "IOC4_ide",
682 .is_owner
= THIS_MODULE
,
683 .is_probe
= ioc4_ide_attach_one
,
684 /* .is_remove = ioc4_ide_remove_one, */
687 static int __init
ioc4_ide_init(void)
689 return ioc4_register_submodule(&ioc4_ide_submodule
);
692 late_initcall(ioc4_ide_init
); /* Call only after IDE init is done */
694 MODULE_AUTHOR("Aniket Malatpure/Jeremy Higdon");
695 MODULE_DESCRIPTION("IDE PCI driver module for SGI IOC4 Base-IO Card");
696 MODULE_LICENSE("GPL");