2 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
4 * Copyright (c) 2000-2004 by David Brownell
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 #error "This file is PCI bus glue. CONFIG_PCI must be defined."
25 /*-------------------------------------------------------------------------*/
27 /* called after powerup, by probe or system-pm "wakeup" */
28 static int ehci_pci_reinit(struct ehci_hcd
*ehci
, struct pci_dev
*pdev
)
33 /* optional debug port, normally in the first BAR */
34 temp
= pci_find_capability(pdev
, 0x0a);
36 pci_read_config_dword(pdev
, temp
, &temp
);
38 if ((temp
& (3 << 13)) == (1 << 13)) {
40 ehci
->debug
= ehci_to_hcd(ehci
)->regs
+ temp
;
41 temp
= ehci_readl(ehci
, &ehci
->debug
->control
);
42 ehci_info(ehci
, "debug port %d%s\n",
43 HCS_DEBUG_PORT(ehci
->hcs_params
),
47 if (!(temp
& DBGP_ENABLED
))
52 /* we expect static quirk code to handle the "extended capabilities"
53 * (currently just BIOS handoff) allowed starting with EHCI 0.96
56 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
57 retval
= pci_set_mwi(pdev
);
59 ehci_dbg(ehci
, "MWI active\n");
64 /* called during probe() after chip reset completes */
65 static int ehci_pci_setup(struct usb_hcd
*hcd
)
67 struct ehci_hcd
*ehci
= hcd_to_ehci(hcd
);
68 struct pci_dev
*pdev
= to_pci_dev(hcd
->self
.controller
);
72 switch (pdev
->vendor
) {
73 case PCI_VENDOR_ID_TOSHIBA_2
:
74 /* celleb's companion chip */
75 if (pdev
->device
== 0x01b5) {
76 #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
77 ehci
->big_endian_mmio
= 1;
80 "unsupported big endian Toshiba quirk\n");
86 ehci
->caps
= hcd
->regs
;
87 ehci
->regs
= hcd
->regs
+
88 HC_LENGTH(ehci_readl(ehci
, &ehci
->caps
->hc_capbase
));
90 dbg_hcs_params(ehci
, "reset");
91 dbg_hcc_params(ehci
, "reset");
93 /* ehci_init() causes memory for DMA transfers to be
94 * allocated. Thus, any vendor-specific workarounds based on
95 * limiting the type of memory used for DMA transfers must
96 * happen before ehci_init() is called. */
97 switch (pdev
->vendor
) {
98 case PCI_VENDOR_ID_NVIDIA
:
99 /* NVidia reports that certain chips don't handle
100 * QH, ITD, or SITD addresses above 2GB. (But TD,
101 * data buffer, and periodic schedule are normal.)
103 switch (pdev
->device
) {
104 case 0x003c: /* MCP04 */
105 case 0x005b: /* CK804 */
106 case 0x00d8: /* CK8 */
107 case 0x00e8: /* CK8S */
108 if (pci_set_consistent_dma_mask(pdev
,
110 ehci_warn(ehci
, "can't enable NVidia "
111 "workaround for >2GB RAM\n");
117 /* cache this readonly data; minimize chip reads */
118 ehci
->hcs_params
= ehci_readl(ehci
, &ehci
->caps
->hcs_params
);
120 retval
= ehci_halt(ehci
);
124 /* data structure init */
125 retval
= ehci_init(hcd
);
129 switch (pdev
->vendor
) {
130 case PCI_VENDOR_ID_TDI
:
131 if (pdev
->device
== PCI_DEVICE_ID_TDI_EHCI
) {
132 ehci
->is_tdi_rh_tt
= 1;
137 case PCI_VENDOR_ID_AMD
:
138 /* AMD8111 EHCI doesn't work, according to AMD errata */
139 if (pdev
->device
== 0x7463) {
140 ehci_info(ehci
, "ignoring AMD8111 (errata)\n");
145 case PCI_VENDOR_ID_NVIDIA
:
146 switch (pdev
->device
) {
147 /* Some NForce2 chips have problems with selective suspend;
148 * fixed in newer silicon.
151 if (pdev
->revision
< 0xa4)
152 ehci
->no_selective_suspend
= 1;
156 case PCI_VENDOR_ID_VIA
:
157 if (pdev
->device
== 0x3104 && (pdev
->revision
& 0xf0) == 0x60) {
160 /* The VT6212 defaults to a 1 usec EHCI sleep time which
161 * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
162 * that sleep time use the conventional 10 usec.
164 pci_read_config_byte(pdev
, 0x4b, &tmp
);
167 pci_write_config_byte(pdev
, 0x4b, tmp
| 0x20);
174 /* at least the Genesys GL880S needs fixup here */
175 temp
= HCS_N_CC(ehci
->hcs_params
) * HCS_N_PCC(ehci
->hcs_params
);
177 if (temp
&& HCS_N_PORTS(ehci
->hcs_params
) > temp
) {
178 ehci_dbg(ehci
, "bogus port configuration: "
179 "cc=%d x pcc=%d < ports=%d\n",
180 HCS_N_CC(ehci
->hcs_params
),
181 HCS_N_PCC(ehci
->hcs_params
),
182 HCS_N_PORTS(ehci
->hcs_params
));
184 switch (pdev
->vendor
) {
185 case 0x17a0: /* GENESYS */
186 /* GL880S: should be PORTS=2 */
187 temp
|= (ehci
->hcs_params
& ~0xf);
188 ehci
->hcs_params
= temp
;
190 case PCI_VENDOR_ID_NVIDIA
:
191 /* NF4: should be PCC=10 */
196 /* Serial Bus Release Number is at PCI 0x60 offset */
197 pci_read_config_byte(pdev
, 0x60, &ehci
->sbrn
);
199 /* Workaround current PCI init glitch: wakeup bits aren't
200 * being set from PCI PM capability.
202 if (!device_can_wakeup(&pdev
->dev
)) {
205 pci_read_config_word(pdev
, 0x62, &port_wake
);
206 if (port_wake
& 0x0001)
207 device_init_wakeup(&pdev
->dev
, 1);
210 #ifdef CONFIG_USB_SUSPEND
211 /* REVISIT: the controller works fine for wakeup iff the root hub
212 * itself is "globally" suspended, but usbcore currently doesn't
213 * understand such things.
215 * System suspend currently expects to be able to suspend the entire
216 * device tree, device-at-a-time. If we failed selective suspend
217 * reports, system suspend would fail; so the root hub code must claim
218 * success. That's lying to usbcore, and it matters for for runtime
219 * PM scenarios with selective suspend and remote wakeup...
221 if (ehci
->no_selective_suspend
&& device_can_wakeup(&pdev
->dev
))
222 ehci_warn(ehci
, "selective suspend/wakeup unavailable\n");
225 ehci_port_power(ehci
, 1);
226 retval
= ehci_pci_reinit(ehci
, pdev
);
231 /*-------------------------------------------------------------------------*/
235 /* suspend/resume, section 4.3 */
237 /* These routines rely on the PCI bus glue
238 * to handle powerdown and wakeup, and currently also on
239 * transceivers that don't need any software attention to set up
240 * the right sort of wakeup.
241 * Also they depend on separate root hub suspend/resume.
244 static int ehci_pci_suspend(struct usb_hcd
*hcd
, pm_message_t message
)
246 struct ehci_hcd
*ehci
= hcd_to_ehci(hcd
);
250 if (time_before(jiffies
, ehci
->next_statechange
))
253 /* Root hub was already suspended. Disable irq emission and
254 * mark HW unaccessible, bail out if RH has been resumed. Use
255 * the spinlock to properly synchronize with possible pending
256 * RH suspend or resume activity.
258 * This is still racy as hcd->state is manipulated outside of
259 * any locks =P But that will be a different fix.
261 spin_lock_irqsave (&ehci
->lock
, flags
);
262 if (hcd
->state
!= HC_STATE_SUSPENDED
) {
266 ehci_writel(ehci
, 0, &ehci
->regs
->intr_enable
);
267 (void)ehci_readl(ehci
, &ehci
->regs
->intr_enable
);
269 /* make sure snapshot being resumed re-enumerates everything */
270 if (message
.event
== PM_EVENT_PRETHAW
) {
275 clear_bit(HCD_FLAG_HW_ACCESSIBLE
, &hcd
->flags
);
277 spin_unlock_irqrestore (&ehci
->lock
, flags
);
279 // could save FLADJ in case of Vaux power loss
280 // ... we'd only use it to handle clock skew
285 static int ehci_pci_resume(struct usb_hcd
*hcd
)
287 struct ehci_hcd
*ehci
= hcd_to_ehci(hcd
);
288 struct pci_dev
*pdev
= to_pci_dev(hcd
->self
.controller
);
290 // maybe restore FLADJ
292 if (time_before(jiffies
, ehci
->next_statechange
))
295 /* Mark hardware accessible again as we are out of D3 state by now */
296 set_bit(HCD_FLAG_HW_ACCESSIBLE
, &hcd
->flags
);
298 /* If CF is still set, we maintained PCI Vaux power.
299 * Just undo the effect of ehci_pci_suspend().
301 if (ehci_readl(ehci
, &ehci
->regs
->configured_flag
) == FLAG_CF
) {
302 int mask
= INTR_MASK
;
304 if (!hcd
->self
.root_hub
->do_remote_wakeup
)
306 ehci_writel(ehci
, mask
, &ehci
->regs
->intr_enable
);
307 ehci_readl(ehci
, &ehci
->regs
->intr_enable
);
311 ehci_dbg(ehci
, "lost power, restarting\n");
312 usb_root_hub_lost_power(hcd
->self
.root_hub
);
314 /* Else reset, to cope with power loss or flush-to-storage
315 * style "resume" having let BIOS kick in during reboot.
317 (void) ehci_halt(ehci
);
318 (void) ehci_reset(ehci
);
319 (void) ehci_pci_reinit(ehci
, pdev
);
321 /* emptying the schedule aborts any urbs */
322 spin_lock_irq(&ehci
->lock
);
324 end_unlink_async(ehci
);
326 spin_unlock_irq(&ehci
->lock
);
328 ehci_writel(ehci
, ehci
->command
, &ehci
->regs
->command
);
329 ehci_writel(ehci
, FLAG_CF
, &ehci
->regs
->configured_flag
);
330 ehci_readl(ehci
, &ehci
->regs
->command
); /* unblock posted writes */
332 /* here we "know" root ports should always stay powered */
333 ehci_port_power(ehci
, 1);
335 hcd
->state
= HC_STATE_SUSPENDED
;
340 static const struct hc_driver ehci_pci_hc_driver
= {
341 .description
= hcd_name
,
342 .product_desc
= "EHCI Host Controller",
343 .hcd_priv_size
= sizeof(struct ehci_hcd
),
346 * generic hardware linkage
349 .flags
= HCD_MEMORY
| HCD_USB2
,
352 * basic lifecycle operations
354 .reset
= ehci_pci_setup
,
357 .pci_suspend
= ehci_pci_suspend
,
358 .pci_resume
= ehci_pci_resume
,
361 .shutdown
= ehci_shutdown
,
364 * managing i/o requests and associated device resources
366 .urb_enqueue
= ehci_urb_enqueue
,
367 .urb_dequeue
= ehci_urb_dequeue
,
368 .endpoint_disable
= ehci_endpoint_disable
,
373 .get_frame_number
= ehci_get_frame
,
378 .hub_status_data
= ehci_hub_status_data
,
379 .hub_control
= ehci_hub_control
,
380 .bus_suspend
= ehci_bus_suspend
,
381 .bus_resume
= ehci_bus_resume
,
382 .relinquish_port
= ehci_relinquish_port
,
385 /*-------------------------------------------------------------------------*/
387 /* PCI driver selection metadata; PCI hotplugging uses this */
388 static const struct pci_device_id pci_ids
[] = { {
389 /* handle any USB 2.0 EHCI controller */
390 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI
, ~0),
391 .driver_data
= (unsigned long) &ehci_pci_hc_driver
,
393 { /* end: all zeroes */ }
395 MODULE_DEVICE_TABLE(pci
, pci_ids
);
397 /* pci driver glue; this is a "new style" PCI driver module */
398 static struct pci_driver ehci_pci_driver
= {
399 .name
= (char *) hcd_name
,
402 .probe
= usb_hcd_pci_probe
,
403 .remove
= usb_hcd_pci_remove
,
406 .suspend
= usb_hcd_pci_suspend
,
407 .resume
= usb_hcd_pci_resume
,
409 .shutdown
= usb_hcd_pci_shutdown
,