2 * linux/arch/arm/plat-omap/mcbsp.c
4 * Copyright (C) 2004 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 * Multichannel mode not supported.
15 #include <linux/module.h>
16 #include <linux/init.h>
17 #include <linux/device.h>
18 #include <linux/wait.h>
19 #include <linux/completion.h>
20 #include <linux/interrupt.h>
21 #include <linux/err.h>
22 #include <linux/clk.h>
23 #include <linux/delay.h>
28 #include <asm/arch/dma.h>
29 #include <asm/arch/mux.h>
30 #include <asm/arch/irqs.h>
31 #include <asm/arch/dsp_common.h>
32 #include <asm/arch/mcbsp.h>
34 #ifdef CONFIG_MCBSP_DEBUG
35 #define DBG(x...) printk(x)
37 #define DBG(x...) do { } while (0)
44 omap_mcbsp_word_length rx_word_length
;
45 omap_mcbsp_word_length tx_word_length
;
47 omap_mcbsp_io_type_t io_type
; /* IRQ or poll */
58 /* Completion queues */
59 struct completion tx_irq_completion
;
60 struct completion rx_irq_completion
;
61 struct completion tx_dma_completion
;
62 struct completion rx_dma_completion
;
67 static struct omap_mcbsp mcbsp
[OMAP_MAX_MCBSP_COUNT
];
68 #ifdef CONFIG_ARCH_OMAP1
69 static struct clk
*mcbsp_dsp_ck
= 0;
70 static struct clk
*mcbsp_api_ck
= 0;
71 static struct clk
*mcbsp_dspxor_ck
= 0;
73 #ifdef CONFIG_ARCH_OMAP2
74 static struct clk
*mcbsp1_ick
= 0;
75 static struct clk
*mcbsp1_fck
= 0;
76 static struct clk
*mcbsp2_ick
= 0;
77 static struct clk
*mcbsp2_fck
= 0;
80 static void omap_mcbsp_dump_reg(u8 id
)
82 DBG("**** MCBSP%d regs ****\n", mcbsp
[id
].id
);
83 DBG("DRR2: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, DRR2
));
84 DBG("DRR1: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, DRR1
));
85 DBG("DXR2: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, DXR2
));
86 DBG("DXR1: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, DXR1
));
87 DBG("SPCR2: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, SPCR2
));
88 DBG("SPCR1: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, SPCR1
));
89 DBG("RCR2: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, RCR2
));
90 DBG("RCR1: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, RCR1
));
91 DBG("XCR2: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, XCR2
));
92 DBG("XCR1: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, XCR1
));
93 DBG("SRGR2: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, SRGR2
));
94 DBG("SRGR1: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, SRGR1
));
95 DBG("PCR0: 0x%04x\n", OMAP_MCBSP_READ(mcbsp
[id
].io_base
, PCR0
));
96 DBG("***********************\n");
99 static irqreturn_t
omap_mcbsp_tx_irq_handler(int irq
, void *dev_id
)
101 struct omap_mcbsp
* mcbsp_tx
= (struct omap_mcbsp
*)(dev_id
);
103 DBG("TX IRQ callback : 0x%x\n", OMAP_MCBSP_READ(mcbsp_tx
->io_base
, SPCR2
));
105 complete(&mcbsp_tx
->tx_irq_completion
);
109 static irqreturn_t
omap_mcbsp_rx_irq_handler(int irq
, void *dev_id
)
111 struct omap_mcbsp
* mcbsp_rx
= (struct omap_mcbsp
*)(dev_id
);
113 DBG("RX IRQ callback : 0x%x\n", OMAP_MCBSP_READ(mcbsp_rx
->io_base
, SPCR2
));
115 complete(&mcbsp_rx
->rx_irq_completion
);
119 static void omap_mcbsp_tx_dma_callback(int lch
, u16 ch_status
, void *data
)
121 struct omap_mcbsp
* mcbsp_dma_tx
= (struct omap_mcbsp
*)(data
);
123 DBG("TX DMA callback : 0x%x\n", OMAP_MCBSP_READ(mcbsp_dma_tx
->io_base
, SPCR2
));
125 /* We can free the channels */
126 omap_free_dma(mcbsp_dma_tx
->dma_tx_lch
);
127 mcbsp_dma_tx
->dma_tx_lch
= -1;
129 complete(&mcbsp_dma_tx
->tx_dma_completion
);
132 static void omap_mcbsp_rx_dma_callback(int lch
, u16 ch_status
, void *data
)
134 struct omap_mcbsp
* mcbsp_dma_rx
= (struct omap_mcbsp
*)(data
);
136 DBG("RX DMA callback : 0x%x\n", OMAP_MCBSP_READ(mcbsp_dma_rx
->io_base
, SPCR2
));
138 /* We can free the channels */
139 omap_free_dma(mcbsp_dma_rx
->dma_rx_lch
);
140 mcbsp_dma_rx
->dma_rx_lch
= -1;
142 complete(&mcbsp_dma_rx
->rx_dma_completion
);
147 * omap_mcbsp_config simply write a config to the
149 * You either call this function or set the McBSP registers
150 * by yourself before calling omap_mcbsp_start().
153 void omap_mcbsp_config(unsigned int id
, const struct omap_mcbsp_reg_cfg
* config
)
155 u32 io_base
= mcbsp
[id
].io_base
;
157 DBG("OMAP-McBSP: McBSP%d io_base: 0x%8x\n", id
+1, io_base
);
159 /* We write the given config */
160 OMAP_MCBSP_WRITE(io_base
, SPCR2
, config
->spcr2
);
161 OMAP_MCBSP_WRITE(io_base
, SPCR1
, config
->spcr1
);
162 OMAP_MCBSP_WRITE(io_base
, RCR2
, config
->rcr2
);
163 OMAP_MCBSP_WRITE(io_base
, RCR1
, config
->rcr1
);
164 OMAP_MCBSP_WRITE(io_base
, XCR2
, config
->xcr2
);
165 OMAP_MCBSP_WRITE(io_base
, XCR1
, config
->xcr1
);
166 OMAP_MCBSP_WRITE(io_base
, SRGR2
, config
->srgr2
);
167 OMAP_MCBSP_WRITE(io_base
, SRGR1
, config
->srgr1
);
168 OMAP_MCBSP_WRITE(io_base
, MCR2
, config
->mcr2
);
169 OMAP_MCBSP_WRITE(io_base
, MCR1
, config
->mcr1
);
170 OMAP_MCBSP_WRITE(io_base
, PCR0
, config
->pcr0
);
175 static int omap_mcbsp_check(unsigned int id
)
177 if (cpu_is_omap730()) {
178 if (id
> OMAP_MAX_MCBSP_COUNT
- 1) {
179 printk(KERN_ERR
"OMAP-McBSP: McBSP%d doesn't exist\n", id
+ 1);
185 if (cpu_is_omap15xx() || cpu_is_omap16xx() || cpu_is_omap24xx()) {
186 if (id
> OMAP_MAX_MCBSP_COUNT
) {
187 printk(KERN_ERR
"OMAP-McBSP: McBSP%d doesn't exist\n", id
+ 1);
196 #ifdef CONFIG_ARCH_OMAP1
197 static void omap_mcbsp_dsp_request(void)
199 if (cpu_is_omap15xx() || cpu_is_omap16xx()) {
200 clk_enable(mcbsp_dsp_ck
);
201 clk_enable(mcbsp_api_ck
);
203 /* enable 12MHz clock to mcbsp 1 & 3 */
204 clk_enable(mcbsp_dspxor_ck
);
207 * DSP external peripheral reset
208 * FIXME: This should be moved to dsp code
210 __raw_writew(__raw_readw(DSP_RSTCT2
) | 1 | 1 << 1,
215 static void omap_mcbsp_dsp_free(void)
217 if (cpu_is_omap15xx() || cpu_is_omap16xx()) {
218 clk_disable(mcbsp_dspxor_ck
);
219 clk_disable(mcbsp_dsp_ck
);
220 clk_disable(mcbsp_api_ck
);
225 #ifdef CONFIG_ARCH_OMAP2
226 static void omap2_mcbsp2_mux_setup(void)
228 if (cpu_is_omap2420()) {
229 omap_cfg_reg(Y15_24XX_MCBSP2_CLKX
);
230 omap_cfg_reg(R14_24XX_MCBSP2_FSX
);
231 omap_cfg_reg(W15_24XX_MCBSP2_DR
);
232 omap_cfg_reg(V15_24XX_MCBSP2_DX
);
233 omap_cfg_reg(V14_24XX_GPIO117
);
236 * Need to add MUX settings for OMAP 2430 SDP
242 * We can choose between IRQ based or polled IO.
243 * This needs to be called before omap_mcbsp_request().
245 int omap_mcbsp_set_io_type(unsigned int id
, omap_mcbsp_io_type_t io_type
)
247 if (omap_mcbsp_check(id
) < 0)
250 spin_lock(&mcbsp
[id
].lock
);
252 if (!mcbsp
[id
].free
) {
253 printk (KERN_ERR
"OMAP-McBSP: McBSP%d is currently in use\n", id
+ 1);
254 spin_unlock(&mcbsp
[id
].lock
);
258 mcbsp
[id
].io_type
= io_type
;
260 spin_unlock(&mcbsp
[id
].lock
);
265 int omap_mcbsp_request(unsigned int id
)
269 if (omap_mcbsp_check(id
) < 0)
272 #ifdef CONFIG_ARCH_OMAP1
274 * On 1510, 1610 and 1710, McBSP1 and McBSP3
275 * are DSP public peripherals.
277 if (id
== OMAP_MCBSP1
|| id
== OMAP_MCBSP3
)
278 omap_mcbsp_dsp_request();
281 #ifdef CONFIG_ARCH_OMAP2
282 if (cpu_is_omap24xx()) {
283 if (id
== OMAP_MCBSP1
) {
284 clk_enable(mcbsp1_ick
);
285 clk_enable(mcbsp1_fck
);
287 clk_enable(mcbsp2_ick
);
288 clk_enable(mcbsp2_fck
);
293 spin_lock(&mcbsp
[id
].lock
);
294 if (!mcbsp
[id
].free
) {
295 printk (KERN_ERR
"OMAP-McBSP: McBSP%d is currently in use\n", id
+ 1);
296 spin_unlock(&mcbsp
[id
].lock
);
301 spin_unlock(&mcbsp
[id
].lock
);
303 if (mcbsp
[id
].io_type
== OMAP_MCBSP_IRQ_IO
) {
304 /* We need to get IRQs here */
305 err
= request_irq(mcbsp
[id
].tx_irq
, omap_mcbsp_tx_irq_handler
, 0,
307 (void *) (&mcbsp
[id
]));
309 printk(KERN_ERR
"OMAP-McBSP: Unable to request TX IRQ %d for McBSP%d\n",
310 mcbsp
[id
].tx_irq
, mcbsp
[id
].id
);
314 init_completion(&(mcbsp
[id
].tx_irq_completion
));
317 err
= request_irq(mcbsp
[id
].rx_irq
, omap_mcbsp_rx_irq_handler
, 0,
319 (void *) (&mcbsp
[id
]));
321 printk(KERN_ERR
"OMAP-McBSP: Unable to request RX IRQ %d for McBSP%d\n",
322 mcbsp
[id
].rx_irq
, mcbsp
[id
].id
);
323 free_irq(mcbsp
[id
].tx_irq
, (void *) (&mcbsp
[id
]));
327 init_completion(&(mcbsp
[id
].rx_irq_completion
));
334 void omap_mcbsp_free(unsigned int id
)
336 if (omap_mcbsp_check(id
) < 0)
339 #ifdef CONFIG_ARCH_OMAP1
340 if (cpu_class_is_omap1()) {
341 if (id
== OMAP_MCBSP1
|| id
== OMAP_MCBSP3
)
342 omap_mcbsp_dsp_free();
346 #ifdef CONFIG_ARCH_OMAP2
347 if (cpu_is_omap24xx()) {
348 if (id
== OMAP_MCBSP1
) {
349 clk_disable(mcbsp1_ick
);
350 clk_disable(mcbsp1_fck
);
352 clk_disable(mcbsp2_ick
);
353 clk_disable(mcbsp2_fck
);
358 spin_lock(&mcbsp
[id
].lock
);
359 if (mcbsp
[id
].free
) {
360 printk (KERN_ERR
"OMAP-McBSP: McBSP%d was not reserved\n", id
+ 1);
361 spin_unlock(&mcbsp
[id
].lock
);
366 spin_unlock(&mcbsp
[id
].lock
);
368 if (mcbsp
[id
].io_type
== OMAP_MCBSP_IRQ_IO
) {
370 free_irq(mcbsp
[id
].rx_irq
, (void *) (&mcbsp
[id
]));
371 free_irq(mcbsp
[id
].tx_irq
, (void *) (&mcbsp
[id
]));
376 * Here we start the McBSP, by enabling the sample
377 * generator, both transmitter and receivers,
378 * and the frame sync.
380 void omap_mcbsp_start(unsigned int id
)
385 if (omap_mcbsp_check(id
) < 0)
388 io_base
= mcbsp
[id
].io_base
;
390 mcbsp
[id
].rx_word_length
= ((OMAP_MCBSP_READ(io_base
, RCR1
) >> 5) & 0x7);
391 mcbsp
[id
].tx_word_length
= ((OMAP_MCBSP_READ(io_base
, XCR1
) >> 5) & 0x7);
393 /* Start the sample generator */
394 w
= OMAP_MCBSP_READ(io_base
, SPCR2
);
395 OMAP_MCBSP_WRITE(io_base
, SPCR2
, w
| (1 << 6));
397 /* Enable transmitter and receiver */
398 w
= OMAP_MCBSP_READ(io_base
, SPCR2
);
399 OMAP_MCBSP_WRITE(io_base
, SPCR2
, w
| 1);
401 w
= OMAP_MCBSP_READ(io_base
, SPCR1
);
402 OMAP_MCBSP_WRITE(io_base
, SPCR1
, w
| 1);
406 /* Start frame sync */
407 w
= OMAP_MCBSP_READ(io_base
, SPCR2
);
408 OMAP_MCBSP_WRITE(io_base
, SPCR2
, w
| (1 << 7));
410 /* Dump McBSP Regs */
411 omap_mcbsp_dump_reg(id
);
415 void omap_mcbsp_stop(unsigned int id
)
420 if (omap_mcbsp_check(id
) < 0)
423 io_base
= mcbsp
[id
].io_base
;
425 /* Reset transmitter */
426 w
= OMAP_MCBSP_READ(io_base
, SPCR2
);
427 OMAP_MCBSP_WRITE(io_base
, SPCR2
, w
& ~(1));
430 w
= OMAP_MCBSP_READ(io_base
, SPCR1
);
431 OMAP_MCBSP_WRITE(io_base
, SPCR1
, w
& ~(1));
433 /* Reset the sample rate generator */
434 w
= OMAP_MCBSP_READ(io_base
, SPCR2
);
435 OMAP_MCBSP_WRITE(io_base
, SPCR2
, w
& ~(1 << 6));
439 /* polled mcbsp i/o operations */
440 int omap_mcbsp_pollwrite(unsigned int id
, u16 buf
)
442 u32 base
= mcbsp
[id
].io_base
;
443 writew(buf
, base
+ OMAP_MCBSP_REG_DXR1
);
444 /* if frame sync error - clear the error */
445 if (readw(base
+ OMAP_MCBSP_REG_SPCR2
) & XSYNC_ERR
) {
447 writew(readw(base
+ OMAP_MCBSP_REG_SPCR2
) & (~XSYNC_ERR
),
448 base
+ OMAP_MCBSP_REG_SPCR2
);
452 /* wait for transmit confirmation */
454 while (!(readw(base
+ OMAP_MCBSP_REG_SPCR2
) & XRDY
)) {
455 if (attemps
++ > 1000) {
456 writew(readw(base
+ OMAP_MCBSP_REG_SPCR2
) &
458 base
+ OMAP_MCBSP_REG_SPCR2
);
460 writew(readw(base
+ OMAP_MCBSP_REG_SPCR2
) |
462 base
+ OMAP_MCBSP_REG_SPCR2
);
465 " Could not write to McBSP Register\n");
473 int omap_mcbsp_pollread(unsigned int id
, u16
* buf
)
475 u32 base
= mcbsp
[id
].io_base
;
476 /* if frame sync error - clear the error */
477 if (readw(base
+ OMAP_MCBSP_REG_SPCR1
) & RSYNC_ERR
) {
479 writew(readw(base
+ OMAP_MCBSP_REG_SPCR1
) & (~RSYNC_ERR
),
480 base
+ OMAP_MCBSP_REG_SPCR1
);
484 /* wait for recieve confirmation */
486 while (!(readw(base
+ OMAP_MCBSP_REG_SPCR1
) & RRDY
)) {
487 if (attemps
++ > 1000) {
488 writew(readw(base
+ OMAP_MCBSP_REG_SPCR1
) &
490 base
+ OMAP_MCBSP_REG_SPCR1
);
492 writew(readw(base
+ OMAP_MCBSP_REG_SPCR1
) |
494 base
+ OMAP_MCBSP_REG_SPCR1
);
497 " Could not read from McBSP Register\n");
502 *buf
= readw(base
+ OMAP_MCBSP_REG_DRR1
);
507 * IRQ based word transmission.
509 void omap_mcbsp_xmit_word(unsigned int id
, u32 word
)
512 omap_mcbsp_word_length word_length
= mcbsp
[id
].tx_word_length
;
514 if (omap_mcbsp_check(id
) < 0)
517 io_base
= mcbsp
[id
].io_base
;
519 wait_for_completion(&(mcbsp
[id
].tx_irq_completion
));
521 if (word_length
> OMAP_MCBSP_WORD_16
)
522 OMAP_MCBSP_WRITE(io_base
, DXR2
, word
>> 16);
523 OMAP_MCBSP_WRITE(io_base
, DXR1
, word
& 0xffff);
526 u32
omap_mcbsp_recv_word(unsigned int id
)
529 u16 word_lsb
, word_msb
= 0;
530 omap_mcbsp_word_length word_length
= mcbsp
[id
].rx_word_length
;
532 if (omap_mcbsp_check(id
) < 0)
535 io_base
= mcbsp
[id
].io_base
;
537 wait_for_completion(&(mcbsp
[id
].rx_irq_completion
));
539 if (word_length
> OMAP_MCBSP_WORD_16
)
540 word_msb
= OMAP_MCBSP_READ(io_base
, DRR2
);
541 word_lsb
= OMAP_MCBSP_READ(io_base
, DRR1
);
543 return (word_lsb
| (word_msb
<< 16));
547 int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id
, u32 word
)
549 u32 io_base
= mcbsp
[id
].io_base
;
550 omap_mcbsp_word_length tx_word_length
= mcbsp
[id
].tx_word_length
;
551 omap_mcbsp_word_length rx_word_length
= mcbsp
[id
].rx_word_length
;
552 u16 spcr2
, spcr1
, attempts
= 0, word_lsb
, word_msb
= 0;
554 if (tx_word_length
!= rx_word_length
)
557 /* First we wait for the transmitter to be ready */
558 spcr2
= OMAP_MCBSP_READ(io_base
, SPCR2
);
559 while (!(spcr2
& XRDY
)) {
560 spcr2
= OMAP_MCBSP_READ(io_base
, SPCR2
);
561 if (attempts
++ > 1000) {
562 /* We must reset the transmitter */
563 OMAP_MCBSP_WRITE(io_base
, SPCR2
, spcr2
& (~XRST
));
565 OMAP_MCBSP_WRITE(io_base
, SPCR2
, spcr2
| XRST
);
567 printk("McBSP transmitter not ready\n");
572 /* Now we can push the data */
573 if (tx_word_length
> OMAP_MCBSP_WORD_16
)
574 OMAP_MCBSP_WRITE(io_base
, DXR2
, word
>> 16);
575 OMAP_MCBSP_WRITE(io_base
, DXR1
, word
& 0xffff);
577 /* We wait for the receiver to be ready */
578 spcr1
= OMAP_MCBSP_READ(io_base
, SPCR1
);
579 while (!(spcr1
& RRDY
)) {
580 spcr1
= OMAP_MCBSP_READ(io_base
, SPCR1
);
581 if (attempts
++ > 1000) {
582 /* We must reset the receiver */
583 OMAP_MCBSP_WRITE(io_base
, SPCR1
, spcr1
& (~RRST
));
585 OMAP_MCBSP_WRITE(io_base
, SPCR1
, spcr1
| RRST
);
587 printk("McBSP receiver not ready\n");
592 /* Receiver is ready, let's read the dummy data */
593 if (rx_word_length
> OMAP_MCBSP_WORD_16
)
594 word_msb
= OMAP_MCBSP_READ(io_base
, DRR2
);
595 word_lsb
= OMAP_MCBSP_READ(io_base
, DRR1
);
600 int omap_mcbsp_spi_master_recv_word_poll(unsigned int id
, u32
* word
)
602 u32 io_base
= mcbsp
[id
].io_base
, clock_word
= 0;
603 omap_mcbsp_word_length tx_word_length
= mcbsp
[id
].tx_word_length
;
604 omap_mcbsp_word_length rx_word_length
= mcbsp
[id
].rx_word_length
;
605 u16 spcr2
, spcr1
, attempts
= 0, word_lsb
, word_msb
= 0;
607 if (tx_word_length
!= rx_word_length
)
610 /* First we wait for the transmitter to be ready */
611 spcr2
= OMAP_MCBSP_READ(io_base
, SPCR2
);
612 while (!(spcr2
& XRDY
)) {
613 spcr2
= OMAP_MCBSP_READ(io_base
, SPCR2
);
614 if (attempts
++ > 1000) {
615 /* We must reset the transmitter */
616 OMAP_MCBSP_WRITE(io_base
, SPCR2
, spcr2
& (~XRST
));
618 OMAP_MCBSP_WRITE(io_base
, SPCR2
, spcr2
| XRST
);
620 printk("McBSP transmitter not ready\n");
625 /* We first need to enable the bus clock */
626 if (tx_word_length
> OMAP_MCBSP_WORD_16
)
627 OMAP_MCBSP_WRITE(io_base
, DXR2
, clock_word
>> 16);
628 OMAP_MCBSP_WRITE(io_base
, DXR1
, clock_word
& 0xffff);
630 /* We wait for the receiver to be ready */
631 spcr1
= OMAP_MCBSP_READ(io_base
, SPCR1
);
632 while (!(spcr1
& RRDY
)) {
633 spcr1
= OMAP_MCBSP_READ(io_base
, SPCR1
);
634 if (attempts
++ > 1000) {
635 /* We must reset the receiver */
636 OMAP_MCBSP_WRITE(io_base
, SPCR1
, spcr1
& (~RRST
));
638 OMAP_MCBSP_WRITE(io_base
, SPCR1
, spcr1
| RRST
);
640 printk("McBSP receiver not ready\n");
645 /* Receiver is ready, there is something for us */
646 if (rx_word_length
> OMAP_MCBSP_WORD_16
)
647 word_msb
= OMAP_MCBSP_READ(io_base
, DRR2
);
648 word_lsb
= OMAP_MCBSP_READ(io_base
, DRR1
);
650 word
[0] = (word_lsb
| (word_msb
<< 16));
657 * Simple DMA based buffer rx/tx routines.
658 * Nothing fancy, just a single buffer tx/rx through DMA.
659 * The DMA resources are released once the transfer is done.
660 * For anything fancier, you should use your own customized DMA
661 * routines and callbacks.
663 int omap_mcbsp_xmit_buffer(unsigned int id
, dma_addr_t buffer
, unsigned int length
)
670 if (omap_mcbsp_check(id
) < 0)
673 if (omap_request_dma(mcbsp
[id
].dma_tx_sync
, "McBSP TX", omap_mcbsp_tx_dma_callback
,
676 printk("OMAP-McBSP: Unable to request DMA channel for McBSP%d TX. Trying IRQ based TX\n", id
+1);
679 mcbsp
[id
].dma_tx_lch
= dma_tx_ch
;
681 DBG("TX DMA on channel %d\n", dma_tx_ch
);
683 init_completion(&(mcbsp
[id
].tx_dma_completion
));
685 if (cpu_class_is_omap1()) {
686 src_port
= OMAP_DMA_PORT_TIPB
;
687 dest_port
= OMAP_DMA_PORT_EMIFF
;
689 if (cpu_is_omap24xx())
690 sync_dev
= mcbsp
[id
].dma_tx_sync
;
692 omap_set_dma_transfer_params(mcbsp
[id
].dma_tx_lch
,
693 OMAP_DMA_DATA_TYPE_S16
,
695 OMAP_DMA_SYNC_ELEMENT
,
698 omap_set_dma_dest_params(mcbsp
[id
].dma_tx_lch
,
700 OMAP_DMA_AMODE_CONSTANT
,
701 mcbsp
[id
].io_base
+ OMAP_MCBSP_REG_DXR1
,
704 omap_set_dma_src_params(mcbsp
[id
].dma_tx_lch
,
706 OMAP_DMA_AMODE_POST_INC
,
710 omap_start_dma(mcbsp
[id
].dma_tx_lch
);
711 wait_for_completion(&(mcbsp
[id
].tx_dma_completion
));
716 int omap_mcbsp_recv_buffer(unsigned int id
, dma_addr_t buffer
, unsigned int length
)
723 if (omap_mcbsp_check(id
) < 0)
726 if (omap_request_dma(mcbsp
[id
].dma_rx_sync
, "McBSP RX", omap_mcbsp_rx_dma_callback
,
729 printk("Unable to request DMA channel for McBSP%d RX. Trying IRQ based RX\n", id
+1);
732 mcbsp
[id
].dma_rx_lch
= dma_rx_ch
;
734 DBG("RX DMA on channel %d\n", dma_rx_ch
);
736 init_completion(&(mcbsp
[id
].rx_dma_completion
));
738 if (cpu_class_is_omap1()) {
739 src_port
= OMAP_DMA_PORT_TIPB
;
740 dest_port
= OMAP_DMA_PORT_EMIFF
;
742 if (cpu_is_omap24xx())
743 sync_dev
= mcbsp
[id
].dma_rx_sync
;
745 omap_set_dma_transfer_params(mcbsp
[id
].dma_rx_lch
,
746 OMAP_DMA_DATA_TYPE_S16
,
748 OMAP_DMA_SYNC_ELEMENT
,
751 omap_set_dma_src_params(mcbsp
[id
].dma_rx_lch
,
753 OMAP_DMA_AMODE_CONSTANT
,
754 mcbsp
[id
].io_base
+ OMAP_MCBSP_REG_DRR1
,
757 omap_set_dma_dest_params(mcbsp
[id
].dma_rx_lch
,
759 OMAP_DMA_AMODE_POST_INC
,
763 omap_start_dma(mcbsp
[id
].dma_rx_lch
);
764 wait_for_completion(&(mcbsp
[id
].rx_dma_completion
));
771 * Since SPI setup is much simpler than the generic McBSP one,
772 * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
773 * Once this is done, you can call omap_mcbsp_start().
775 void omap_mcbsp_set_spi_mode(unsigned int id
, const struct omap_mcbsp_spi_cfg
* spi_cfg
)
777 struct omap_mcbsp_reg_cfg mcbsp_cfg
;
779 if (omap_mcbsp_check(id
) < 0)
782 memset(&mcbsp_cfg
, 0, sizeof(struct omap_mcbsp_reg_cfg
));
784 /* SPI has only one frame */
785 mcbsp_cfg
.rcr1
|= (RWDLEN1(spi_cfg
->word_length
) | RFRLEN1(0));
786 mcbsp_cfg
.xcr1
|= (XWDLEN1(spi_cfg
->word_length
) | XFRLEN1(0));
788 /* Clock stop mode */
789 if (spi_cfg
->clk_stp_mode
== OMAP_MCBSP_CLK_STP_MODE_NO_DELAY
)
790 mcbsp_cfg
.spcr1
|= (1 << 12);
792 mcbsp_cfg
.spcr1
|= (3 << 11);
794 /* Set clock parities */
795 if (spi_cfg
->rx_clock_polarity
== OMAP_MCBSP_CLK_RISING
)
796 mcbsp_cfg
.pcr0
|= CLKRP
;
798 mcbsp_cfg
.pcr0
&= ~CLKRP
;
800 if (spi_cfg
->tx_clock_polarity
== OMAP_MCBSP_CLK_RISING
)
801 mcbsp_cfg
.pcr0
&= ~CLKXP
;
803 mcbsp_cfg
.pcr0
|= CLKXP
;
805 /* Set SCLKME to 0 and CLKSM to 1 */
806 mcbsp_cfg
.pcr0
&= ~SCLKME
;
807 mcbsp_cfg
.srgr2
|= CLKSM
;
810 if (spi_cfg
->fsx_polarity
== OMAP_MCBSP_FS_ACTIVE_HIGH
)
811 mcbsp_cfg
.pcr0
&= ~FSXP
;
813 mcbsp_cfg
.pcr0
|= FSXP
;
815 if (spi_cfg
->spi_mode
== OMAP_MCBSP_SPI_MASTER
) {
816 mcbsp_cfg
.pcr0
|= CLKXM
;
817 mcbsp_cfg
.srgr1
|= CLKGDV(spi_cfg
->clk_div
-1);
818 mcbsp_cfg
.pcr0
|= FSXM
;
819 mcbsp_cfg
.srgr2
&= ~FSGM
;
820 mcbsp_cfg
.xcr2
|= XDATDLY(1);
821 mcbsp_cfg
.rcr2
|= RDATDLY(1);
824 mcbsp_cfg
.pcr0
&= ~CLKXM
;
825 mcbsp_cfg
.srgr1
|= CLKGDV(1);
826 mcbsp_cfg
.pcr0
&= ~FSXM
;
827 mcbsp_cfg
.xcr2
&= ~XDATDLY(3);
828 mcbsp_cfg
.rcr2
&= ~RDATDLY(3);
831 mcbsp_cfg
.xcr2
&= ~XPHASE
;
832 mcbsp_cfg
.rcr2
&= ~RPHASE
;
834 omap_mcbsp_config(id
, &mcbsp_cfg
);
839 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
840 * 730 has only 2 McBSP, and both of them are MPU peripherals.
842 struct omap_mcbsp_info
{
844 u8 dma_rx_sync
, dma_tx_sync
;
848 #ifdef CONFIG_ARCH_OMAP730
849 static const struct omap_mcbsp_info mcbsp_730
[] = {
850 [0] = { .virt_base
= io_p2v(OMAP730_MCBSP1_BASE
),
851 .dma_rx_sync
= OMAP_DMA_MCBSP1_RX
,
852 .dma_tx_sync
= OMAP_DMA_MCBSP1_TX
,
853 .rx_irq
= INT_730_McBSP1RX
,
854 .tx_irq
= INT_730_McBSP1TX
},
855 [1] = { .virt_base
= io_p2v(OMAP730_MCBSP2_BASE
),
856 .dma_rx_sync
= OMAP_DMA_MCBSP3_RX
,
857 .dma_tx_sync
= OMAP_DMA_MCBSP3_TX
,
858 .rx_irq
= INT_730_McBSP2RX
,
859 .tx_irq
= INT_730_McBSP2TX
},
863 #ifdef CONFIG_ARCH_OMAP15XX
864 static const struct omap_mcbsp_info mcbsp_1510
[] = {
865 [0] = { .virt_base
= OMAP1510_MCBSP1_BASE
,
866 .dma_rx_sync
= OMAP_DMA_MCBSP1_RX
,
867 .dma_tx_sync
= OMAP_DMA_MCBSP1_TX
,
868 .rx_irq
= INT_McBSP1RX
,
869 .tx_irq
= INT_McBSP1TX
},
870 [1] = { .virt_base
= io_p2v(OMAP1510_MCBSP2_BASE
),
871 .dma_rx_sync
= OMAP_DMA_MCBSP2_RX
,
872 .dma_tx_sync
= OMAP_DMA_MCBSP2_TX
,
873 .rx_irq
= INT_1510_SPI_RX
,
874 .tx_irq
= INT_1510_SPI_TX
},
875 [2] = { .virt_base
= OMAP1510_MCBSP3_BASE
,
876 .dma_rx_sync
= OMAP_DMA_MCBSP3_RX
,
877 .dma_tx_sync
= OMAP_DMA_MCBSP3_TX
,
878 .rx_irq
= INT_McBSP3RX
,
879 .tx_irq
= INT_McBSP3TX
},
883 #if defined(CONFIG_ARCH_OMAP16XX)
884 static const struct omap_mcbsp_info mcbsp_1610
[] = {
885 [0] = { .virt_base
= OMAP1610_MCBSP1_BASE
,
886 .dma_rx_sync
= OMAP_DMA_MCBSP1_RX
,
887 .dma_tx_sync
= OMAP_DMA_MCBSP1_TX
,
888 .rx_irq
= INT_McBSP1RX
,
889 .tx_irq
= INT_McBSP1TX
},
890 [1] = { .virt_base
= io_p2v(OMAP1610_MCBSP2_BASE
),
891 .dma_rx_sync
= OMAP_DMA_MCBSP2_RX
,
892 .dma_tx_sync
= OMAP_DMA_MCBSP2_TX
,
893 .rx_irq
= INT_1610_McBSP2_RX
,
894 .tx_irq
= INT_1610_McBSP2_TX
},
895 [2] = { .virt_base
= OMAP1610_MCBSP3_BASE
,
896 .dma_rx_sync
= OMAP_DMA_MCBSP3_RX
,
897 .dma_tx_sync
= OMAP_DMA_MCBSP3_TX
,
898 .rx_irq
= INT_McBSP3RX
,
899 .tx_irq
= INT_McBSP3TX
},
903 #if defined(CONFIG_ARCH_OMAP24XX)
904 static const struct omap_mcbsp_info mcbsp_24xx
[] = {
905 [0] = { .virt_base
= IO_ADDRESS(OMAP24XX_MCBSP1_BASE
),
906 .dma_rx_sync
= OMAP24XX_DMA_MCBSP1_RX
,
907 .dma_tx_sync
= OMAP24XX_DMA_MCBSP1_TX
,
908 .rx_irq
= INT_24XX_MCBSP1_IRQ_RX
,
909 .tx_irq
= INT_24XX_MCBSP1_IRQ_TX
,
911 [1] = { .virt_base
= IO_ADDRESS(OMAP24XX_MCBSP2_BASE
),
912 .dma_rx_sync
= OMAP24XX_DMA_MCBSP2_RX
,
913 .dma_tx_sync
= OMAP24XX_DMA_MCBSP2_TX
,
914 .rx_irq
= INT_24XX_MCBSP2_IRQ_RX
,
915 .tx_irq
= INT_24XX_MCBSP2_IRQ_TX
,
920 static int __init
omap_mcbsp_init(void)
922 int mcbsp_count
= 0, i
;
923 static const struct omap_mcbsp_info
*mcbsp_info
;
925 printk("Initializing OMAP McBSP system\n");
927 #ifdef CONFIG_ARCH_OMAP1
928 mcbsp_dsp_ck
= clk_get(0, "dsp_ck");
929 if (IS_ERR(mcbsp_dsp_ck
)) {
930 printk(KERN_ERR
"mcbsp: could not acquire dsp_ck handle.\n");
931 return PTR_ERR(mcbsp_dsp_ck
);
933 mcbsp_api_ck
= clk_get(0, "api_ck");
934 if (IS_ERR(mcbsp_api_ck
)) {
935 printk(KERN_ERR
"mcbsp: could not acquire api_ck handle.\n");
936 return PTR_ERR(mcbsp_api_ck
);
938 mcbsp_dspxor_ck
= clk_get(0, "dspxor_ck");
939 if (IS_ERR(mcbsp_dspxor_ck
)) {
940 printk(KERN_ERR
"mcbsp: could not acquire dspxor_ck handle.\n");
941 return PTR_ERR(mcbsp_dspxor_ck
);
944 #ifdef CONFIG_ARCH_OMAP2
945 mcbsp1_ick
= clk_get(0, "mcbsp1_ick");
946 if (IS_ERR(mcbsp1_ick
)) {
947 printk(KERN_ERR
"mcbsp: could not acquire mcbsp1_ick handle.\n");
948 return PTR_ERR(mcbsp1_ick
);
950 mcbsp1_fck
= clk_get(0, "mcbsp1_fck");
951 if (IS_ERR(mcbsp1_fck
)) {
952 printk(KERN_ERR
"mcbsp: could not acquire mcbsp1_fck handle.\n");
953 return PTR_ERR(mcbsp1_fck
);
955 mcbsp2_ick
= clk_get(0, "mcbsp2_ick");
956 if (IS_ERR(mcbsp2_ick
)) {
957 printk(KERN_ERR
"mcbsp: could not acquire mcbsp2_ick handle.\n");
958 return PTR_ERR(mcbsp2_ick
);
960 mcbsp2_fck
= clk_get(0, "mcbsp2_fck");
961 if (IS_ERR(mcbsp2_fck
)) {
962 printk(KERN_ERR
"mcbsp: could not acquire mcbsp2_fck handle.\n");
963 return PTR_ERR(mcbsp2_fck
);
967 #ifdef CONFIG_ARCH_OMAP730
968 if (cpu_is_omap730()) {
969 mcbsp_info
= mcbsp_730
;
970 mcbsp_count
= ARRAY_SIZE(mcbsp_730
);
973 #ifdef CONFIG_ARCH_OMAP15XX
974 if (cpu_is_omap15xx()) {
975 mcbsp_info
= mcbsp_1510
;
976 mcbsp_count
= ARRAY_SIZE(mcbsp_1510
);
979 #if defined(CONFIG_ARCH_OMAP16XX)
980 if (cpu_is_omap16xx()) {
981 mcbsp_info
= mcbsp_1610
;
982 mcbsp_count
= ARRAY_SIZE(mcbsp_1610
);
985 #if defined(CONFIG_ARCH_OMAP24XX)
986 if (cpu_is_omap24xx()) {
987 mcbsp_info
= mcbsp_24xx
;
988 mcbsp_count
= ARRAY_SIZE(mcbsp_24xx
);
989 omap2_mcbsp2_mux_setup();
992 for (i
= 0; i
< OMAP_MAX_MCBSP_COUNT
; i
++) {
993 if (i
>= mcbsp_count
) {
994 mcbsp
[i
].io_base
= 0;
1000 mcbsp
[i
].dma_tx_lch
= -1;
1001 mcbsp
[i
].dma_rx_lch
= -1;
1003 mcbsp
[i
].io_base
= mcbsp_info
[i
].virt_base
;
1004 mcbsp
[i
].io_type
= OMAP_MCBSP_IRQ_IO
; /* Default I/O is IRQ based */
1005 mcbsp
[i
].tx_irq
= mcbsp_info
[i
].tx_irq
;
1006 mcbsp
[i
].rx_irq
= mcbsp_info
[i
].rx_irq
;
1007 mcbsp
[i
].dma_rx_sync
= mcbsp_info
[i
].dma_rx_sync
;
1008 mcbsp
[i
].dma_tx_sync
= mcbsp_info
[i
].dma_tx_sync
;
1009 spin_lock_init(&mcbsp
[i
].lock
);
1015 arch_initcall(omap_mcbsp_init
);
1017 EXPORT_SYMBOL(omap_mcbsp_config
);
1018 EXPORT_SYMBOL(omap_mcbsp_request
);
1019 EXPORT_SYMBOL(omap_mcbsp_set_io_type
);
1020 EXPORT_SYMBOL(omap_mcbsp_free
);
1021 EXPORT_SYMBOL(omap_mcbsp_start
);
1022 EXPORT_SYMBOL(omap_mcbsp_stop
);
1023 EXPORT_SYMBOL(omap_mcbsp_xmit_word
);
1024 EXPORT_SYMBOL(omap_mcbsp_recv_word
);
1025 EXPORT_SYMBOL(omap_mcbsp_xmit_buffer
);
1026 EXPORT_SYMBOL(omap_mcbsp_recv_buffer
);
1027 EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll
);
1028 EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll
);
1029 EXPORT_SYMBOL(omap_mcbsp_set_spi_mode
);