2 * arch/s390/kernel/time.c
3 * Time of day based timer functions.
6 * Copyright (C) 1999 IBM Deutschland Entwicklung GmbH, IBM Corporation
7 * Author(s): Hartmut Penner (hp@de.ibm.com),
8 * Martin Schwidefsky (schwidefsky@de.ibm.com),
9 * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com)
11 * Derived from "arch/i386/kernel/time.c"
12 * Copyright (C) 1991, 1992, 1995 Linus Torvalds
15 #include <linux/errno.h>
16 #include <linux/module.h>
17 #include <linux/sched.h>
18 #include <linux/kernel.h>
19 #include <linux/param.h>
20 #include <linux/string.h>
22 #include <linux/interrupt.h>
23 #include <linux/time.h>
24 #include <linux/sysdev.h>
25 #include <linux/delay.h>
26 #include <linux/init.h>
27 #include <linux/smp.h>
28 #include <linux/types.h>
29 #include <linux/profile.h>
30 #include <linux/timex.h>
31 #include <linux/notifier.h>
32 #include <linux/clocksource.h>
34 #include <asm/uaccess.h>
35 #include <asm/delay.h>
36 #include <asm/s390_ext.h>
37 #include <asm/div64.h>
39 #include <asm/irq_regs.h>
40 #include <asm/timer.h>
43 /* change this if you have some constant time drift */
44 #define USECS_PER_JIFFY ((unsigned long) 1000000/HZ)
45 #define CLK_TICKS_PER_JIFFY ((unsigned long) USECS_PER_JIFFY << 12)
47 /* The value of the TOD clock for 1.1.1970. */
48 #define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
51 * Create a small time difference between the timer interrupts
52 * on the different cpus to avoid lock contention.
54 #define CPU_DEVIATION (smp_processor_id() << 12)
56 #define TICK_SIZE tick
58 static ext_int_info_t ext_int_info_cc
;
59 static ext_int_info_t ext_int_etr_cc
;
60 static u64 init_timer_cc
;
61 static u64 jiffies_timer_cc
;
65 * Scheduler clock - returns current time in nanosec units.
67 unsigned long long sched_clock(void)
69 return ((get_clock() - jiffies_timer_cc
) * 125) >> 9;
73 * Monotonic_clock - returns # of nanoseconds passed since time_init()
75 unsigned long long monotonic_clock(void)
79 EXPORT_SYMBOL(monotonic_clock
);
81 void tod_to_timeval(__u64 todval
, struct timespec
*xtime
)
83 unsigned long long sec
;
88 todval
-= (sec
* 1000000) << 12;
89 xtime
->tv_nsec
= ((todval
* 1000) >> 12);
92 #ifdef CONFIG_PROFILING
93 #define s390_do_profile() profile_tick(CPU_PROFILING)
95 #define s390_do_profile() do { ; } while(0)
96 #endif /* CONFIG_PROFILING */
99 * Advance the per cpu tick counter up to the time given with the
100 * "time" argument. The per cpu update consists of accounting
101 * the virtual cpu time, calling update_process_times and calling
102 * the profiling hook. If xtime is before time it is advanced as well.
104 void account_ticks(u64 time
)
109 /* Calculate how many ticks have passed. */
110 if (time
< S390_lowcore
.jiffy_timer
)
112 tmp
= time
- S390_lowcore
.jiffy_timer
;
113 if (tmp
>= 2*CLK_TICKS_PER_JIFFY
) { /* more than two ticks ? */
114 ticks
= __div(tmp
, CLK_TICKS_PER_JIFFY
) + 1;
115 S390_lowcore
.jiffy_timer
+=
116 CLK_TICKS_PER_JIFFY
* (__u64
) ticks
;
117 } else if (tmp
>= CLK_TICKS_PER_JIFFY
) {
119 S390_lowcore
.jiffy_timer
+= 2*CLK_TICKS_PER_JIFFY
;
122 S390_lowcore
.jiffy_timer
+= CLK_TICKS_PER_JIFFY
;
127 * Do not rely on the boot cpu to do the calls to do_timer.
128 * Spread it over all cpus instead.
130 write_seqlock(&xtime_lock
);
131 if (S390_lowcore
.jiffy_timer
> xtime_cc
) {
133 tmp
= S390_lowcore
.jiffy_timer
- xtime_cc
;
134 if (tmp
>= 2*CLK_TICKS_PER_JIFFY
) {
135 xticks
= __div(tmp
, CLK_TICKS_PER_JIFFY
);
136 xtime_cc
+= (__u64
) xticks
* CLK_TICKS_PER_JIFFY
;
139 xtime_cc
+= CLK_TICKS_PER_JIFFY
;
143 write_sequnlock(&xtime_lock
);
148 #ifdef CONFIG_VIRT_CPU_ACCOUNTING
149 account_tick_vtime(current
);
152 update_process_times(user_mode(get_irq_regs()));
158 #ifdef CONFIG_NO_IDLE_HZ
160 #ifdef CONFIG_NO_IDLE_HZ_INIT
161 int sysctl_hz_timer
= 0;
163 int sysctl_hz_timer
= 1;
167 * Stop the HZ tick on the current CPU.
168 * Only cpu_idle may call this function.
170 static void stop_hz_timer(void)
173 unsigned long seq
, next
;
175 int cpu
= smp_processor_id();
177 if (sysctl_hz_timer
!= 0)
180 cpu_set(cpu
, nohz_cpu_mask
);
183 * Leave the clock comparator set up for the next timer
184 * tick if either rcu or a softirq is pending.
186 if (rcu_needs_cpu(cpu
) || local_softirq_pending()) {
187 cpu_clear(cpu
, nohz_cpu_mask
);
192 * This cpu is going really idle. Set up the clock comparator
193 * for the next event.
195 next
= next_timer_interrupt();
197 seq
= read_seqbegin_irqsave(&xtime_lock
, flags
);
198 timer
= ((__u64
) next
) - ((__u64
) jiffies
) + jiffies_64
;
199 } while (read_seqretry_irqrestore(&xtime_lock
, seq
, flags
));
201 /* Be careful about overflows. */
202 if (timer
< (-1ULL / CLK_TICKS_PER_JIFFY
)) {
203 timer
= jiffies_timer_cc
+ timer
* CLK_TICKS_PER_JIFFY
;
204 if (timer
>= jiffies_timer_cc
)
207 set_clock_comparator(todval
);
211 * Start the HZ tick on the current CPU.
212 * Only cpu_idle may call this function.
214 static void start_hz_timer(void)
216 BUG_ON(!in_interrupt());
218 if (!cpu_isset(smp_processor_id(), nohz_cpu_mask
))
220 account_ticks(get_clock());
221 set_clock_comparator(S390_lowcore
.jiffy_timer
+ CPU_DEVIATION
);
222 cpu_clear(smp_processor_id(), nohz_cpu_mask
);
225 static int nohz_idle_notify(struct notifier_block
*self
,
226 unsigned long action
, void *hcpu
)
232 case S390_CPU_NOT_IDLE
:
239 static struct notifier_block nohz_idle_nb
= {
240 .notifier_call
= nohz_idle_notify
,
243 static void __init
nohz_init(void)
245 if (register_idle_notifier(&nohz_idle_nb
))
246 panic("Couldn't register idle notifier");
252 * Set up per cpu jiffy timer and set the clock comparator.
254 static void setup_jiffy_timer(void)
256 /* Set up clock comparator to next jiffy. */
257 S390_lowcore
.jiffy_timer
=
258 jiffies_timer_cc
+ (jiffies_64
+ 1) * CLK_TICKS_PER_JIFFY
;
259 set_clock_comparator(S390_lowcore
.jiffy_timer
+ CPU_DEVIATION
);
263 * Set up lowcore and control register of the current cpu to
264 * enable TOD clock and clock comparator interrupts.
266 void init_cpu_timer(void)
270 /* Enable clock comparator timer interrupt. */
273 /* Always allow ETR external interrupts, even without an ETR. */
277 static void clock_comparator_interrupt(__u16 code
)
279 /* set clock comparator for next tick */
280 set_clock_comparator(S390_lowcore
.jiffy_timer
+ CPU_DEVIATION
);
283 static void etr_reset(void);
284 static void etr_ext_handler(__u16
);
287 * Get the TOD clock running.
289 static u64 __init
reset_tod_clock(void)
294 if (store_clock(&time
) == 0)
296 /* TOD clock not running. Set the clock to Unix Epoch. */
297 if (set_clock(TOD_UNIX_EPOCH
) != 0 || store_clock(&time
) != 0)
298 panic("TOD clock not operational.");
300 return TOD_UNIX_EPOCH
;
303 static cycle_t
read_tod_clock(void)
308 static struct clocksource clocksource_tod
= {
311 .read
= read_tod_clock
,
315 .flags
= CLOCK_SOURCE_IS_CONTINUOUS
,
320 * Initialize the TOD clock and the CPU timer of
323 void __init
time_init(void)
325 init_timer_cc
= reset_tod_clock();
326 xtime_cc
= init_timer_cc
+ CLK_TICKS_PER_JIFFY
;
327 jiffies_timer_cc
= init_timer_cc
- jiffies_64
* CLK_TICKS_PER_JIFFY
;
330 tod_to_timeval(init_timer_cc
- TOD_UNIX_EPOCH
, &xtime
);
331 set_normalized_timespec(&wall_to_monotonic
,
332 -xtime
.tv_sec
, -xtime
.tv_nsec
);
334 /* request the clock comparator external interrupt */
335 if (register_early_external_interrupt(0x1004,
336 clock_comparator_interrupt
,
337 &ext_int_info_cc
) != 0)
338 panic("Couldn't request external interrupt 0x1004");
340 if (clocksource_register(&clocksource_tod
) != 0)
341 panic("Could not register TOD clock source");
343 /* request the etr external interrupt */
344 if (register_early_external_interrupt(0x1406, etr_ext_handler
,
345 &ext_int_etr_cc
) != 0)
346 panic("Couldn't request external interrupt 0x1406");
348 /* Enable TOD clock interrupts on the boot cpu. */
351 #ifdef CONFIG_NO_IDLE_HZ
355 #ifdef CONFIG_VIRT_TIMER
361 * External Time Reference (ETR) code.
363 static int etr_port0_online
;
364 static int etr_port1_online
;
366 static int __init
early_parse_etr(char *p
)
368 if (strncmp(p
, "off", 3) == 0)
369 etr_port0_online
= etr_port1_online
= 0;
370 else if (strncmp(p
, "port0", 5) == 0)
371 etr_port0_online
= 1;
372 else if (strncmp(p
, "port1", 5) == 0)
373 etr_port1_online
= 1;
374 else if (strncmp(p
, "on", 2) == 0)
375 etr_port0_online
= etr_port1_online
= 1;
378 early_param("etr", early_parse_etr
);
381 ETR_EVENT_PORT0_CHANGE
,
382 ETR_EVENT_PORT1_CHANGE
,
383 ETR_EVENT_PORT_ALERT
,
384 ETR_EVENT_SYNC_CHECK
,
385 ETR_EVENT_SWITCH_LOCAL
,
396 * Valid bit combinations of the eacr register are (x = don't care):
397 * e0 e1 dp p0 p1 ea es sl
398 * 0 0 x 0 0 0 0 0 initial, disabled state
399 * 0 0 x 0 1 1 0 0 port 1 online
400 * 0 0 x 1 0 1 0 0 port 0 online
401 * 0 0 x 1 1 1 0 0 both ports online
402 * 0 1 x 0 1 1 0 0 port 1 online and usable, ETR or PPS mode
403 * 0 1 x 0 1 1 0 1 port 1 online, usable and ETR mode
404 * 0 1 x 0 1 1 1 0 port 1 online, usable, PPS mode, in-sync
405 * 0 1 x 0 1 1 1 1 port 1 online, usable, ETR mode, in-sync
406 * 0 1 x 1 1 1 0 0 both ports online, port 1 usable
407 * 0 1 x 1 1 1 1 0 both ports online, port 1 usable, PPS mode, in-sync
408 * 0 1 x 1 1 1 1 1 both ports online, port 1 usable, ETR mode, in-sync
409 * 1 0 x 1 0 1 0 0 port 0 online and usable, ETR or PPS mode
410 * 1 0 x 1 0 1 0 1 port 0 online, usable and ETR mode
411 * 1 0 x 1 0 1 1 0 port 0 online, usable, PPS mode, in-sync
412 * 1 0 x 1 0 1 1 1 port 0 online, usable, ETR mode, in-sync
413 * 1 0 x 1 1 1 0 0 both ports online, port 0 usable
414 * 1 0 x 1 1 1 1 0 both ports online, port 0 usable, PPS mode, in-sync
415 * 1 0 x 1 1 1 1 1 both ports online, port 0 usable, ETR mode, in-sync
416 * 1 1 x 1 1 1 1 0 both ports online & usable, ETR, in-sync
417 * 1 1 x 1 1 1 1 1 both ports online & usable, ETR, in-sync
419 static struct etr_eacr etr_eacr
;
420 static u64 etr_tolec
; /* time of last eacr update */
421 static unsigned long etr_flags
;
422 static struct etr_aib etr_port0
;
423 static int etr_port0_uptodate
;
424 static struct etr_aib etr_port1
;
425 static int etr_port1_uptodate
;
426 static unsigned long etr_events
;
427 static struct timer_list etr_timer
;
428 static DEFINE_PER_CPU(atomic_t
, etr_sync_word
);
430 static void etr_timeout(unsigned long dummy
);
431 static void etr_work_fn(struct work_struct
*work
);
432 static DECLARE_WORK(etr_work
, etr_work_fn
);
435 * The etr get_clock function. It will write the current clock value
436 * to the clock pointer and return 0 if the clock is in sync with the
437 * external time source. If the clock mode is local it will return
438 * -ENOSYS and -EAGAIN if the clock is not in sync with the external
439 * reference. This function is what ETR is all about..
441 int get_sync_clock(unsigned long long *clock
)
444 unsigned int sw0
, sw1
;
446 sw_ptr
= &get_cpu_var(etr_sync_word
);
447 sw0
= atomic_read(sw_ptr
);
448 *clock
= get_clock();
449 sw1
= atomic_read(sw_ptr
);
450 put_cpu_var(etr_sync_sync
);
451 if (sw0
== sw1
&& (sw0
& 0x80000000U
))
452 /* Success: time is in sync. */
454 if (test_bit(ETR_FLAG_ENOSYS
, &etr_flags
))
456 if (test_bit(ETR_FLAG_EACCES
, &etr_flags
))
460 EXPORT_SYMBOL(get_sync_clock
);
463 * Make get_sync_clock return -EAGAIN.
465 static void etr_disable_sync_clock(void *dummy
)
467 atomic_t
*sw_ptr
= &__get_cpu_var(etr_sync_word
);
469 * Clear the in-sync bit 2^31. All get_sync_clock calls will
470 * fail until the sync bit is turned back on. In addition
471 * increase the "sequence" counter to avoid the race of an
472 * etr event and the complete recovery against get_sync_clock.
474 atomic_clear_mask(0x80000000, sw_ptr
);
479 * Make get_sync_clock return 0 again.
480 * Needs to be called from a context disabled for preemption.
482 static void etr_enable_sync_clock(void)
484 atomic_t
*sw_ptr
= &__get_cpu_var(etr_sync_word
);
485 atomic_set_mask(0x80000000, sw_ptr
);
489 * Reset ETR attachment.
491 static void etr_reset(void)
493 etr_eacr
= (struct etr_eacr
) {
494 .e0
= 0, .e1
= 0, ._pad0
= 4, .dp
= 0,
495 .p0
= 0, .p1
= 0, ._pad1
= 0, .ea
= 0,
497 if (etr_setr(&etr_eacr
) == 0)
498 etr_tolec
= get_clock();
500 set_bit(ETR_FLAG_ENOSYS
, &etr_flags
);
501 if (etr_port0_online
|| etr_port1_online
) {
502 printk(KERN_WARNING
"Running on non ETR capable "
503 "machine, only local mode available.\n");
504 etr_port0_online
= etr_port1_online
= 0;
509 static int __init
etr_init(void)
513 if (test_bit(ETR_FLAG_ENOSYS
, &etr_flags
))
515 /* Check if this machine has the steai instruction. */
516 if (etr_steai(&aib
, ETR_STEAI_STEPPING_PORT
) == 0)
517 set_bit(ETR_FLAG_STEAI
, &etr_flags
);
518 setup_timer(&etr_timer
, etr_timeout
, 0UL);
519 if (!etr_port0_online
&& !etr_port1_online
)
520 set_bit(ETR_FLAG_EACCES
, &etr_flags
);
521 if (etr_port0_online
) {
522 set_bit(ETR_EVENT_PORT0_CHANGE
, &etr_events
);
523 schedule_work(&etr_work
);
525 if (etr_port1_online
) {
526 set_bit(ETR_EVENT_PORT1_CHANGE
, &etr_events
);
527 schedule_work(&etr_work
);
532 arch_initcall(etr_init
);
535 * Two sorts of ETR machine checks. The architecture reads:
536 * "When a machine-check niterruption occurs and if a switch-to-local or
537 * ETR-sync-check interrupt request is pending but disabled, this pending
538 * disabled interruption request is indicated and is cleared".
539 * Which means that we can get etr_switch_to_local events from the machine
540 * check handler although the interruption condition is disabled. Lovely..
544 * Switch to local machine check. This is called when the last usable
545 * ETR port goes inactive. After switch to local the clock is not in sync.
547 void etr_switch_to_local(void)
551 etr_disable_sync_clock(NULL
);
552 set_bit(ETR_EVENT_SWITCH_LOCAL
, &etr_events
);
553 schedule_work(&etr_work
);
557 * ETR sync check machine check. This is called when the ETR OTE and the
558 * local clock OTE are farther apart than the ETR sync check tolerance.
559 * After a ETR sync check the clock is not in sync. The machine check
560 * is broadcasted to all cpus at the same time.
562 void etr_sync_check(void)
566 etr_disable_sync_clock(NULL
);
567 set_bit(ETR_EVENT_SYNC_CHECK
, &etr_events
);
568 schedule_work(&etr_work
);
572 * ETR external interrupt. There are two causes:
573 * 1) port state change, check the usability of the port
574 * 2) port alert, one of the ETR-data-validity bits (v1-v2 bits of the
575 * sldr-status word) or ETR-data word 1 (edf1) or ETR-data word 3 (edf3)
576 * or ETR-data word 4 (edf4) has changed.
578 static void etr_ext_handler(__u16 code
)
580 struct etr_interruption_parameter
*intparm
=
581 (struct etr_interruption_parameter
*) &S390_lowcore
.ext_params
;
584 /* ETR port 0 state change. */
585 set_bit(ETR_EVENT_PORT0_CHANGE
, &etr_events
);
587 /* ETR port 1 state change. */
588 set_bit(ETR_EVENT_PORT1_CHANGE
, &etr_events
);
591 * ETR port alert on either port 0, 1 or both.
592 * Both ports are not up-to-date now.
594 set_bit(ETR_EVENT_PORT_ALERT
, &etr_events
);
595 schedule_work(&etr_work
);
598 static void etr_timeout(unsigned long dummy
)
600 set_bit(ETR_EVENT_UPDATE
, &etr_events
);
601 schedule_work(&etr_work
);
605 * Check if the etr mode is pss.
607 static inline int etr_mode_is_pps(struct etr_eacr eacr
)
609 return eacr
.es
&& !eacr
.sl
;
613 * Check if the etr mode is etr.
615 static inline int etr_mode_is_etr(struct etr_eacr eacr
)
617 return eacr
.es
&& eacr
.sl
;
621 * Check if the port can be used for TOD synchronization.
622 * For PPS mode the port has to receive OTEs. For ETR mode
623 * the port has to receive OTEs, the ETR stepping bit has to
624 * be zero and the validity bits for data frame 1, 2, and 3
627 static int etr_port_valid(struct etr_aib
*aib
, int port
)
631 /* Check that this port is receiving OTEs. */
635 psc
= port
? aib
->esw
.psc1
: aib
->esw
.psc0
;
636 if (psc
== etr_lpsc_pps_mode
)
638 if (psc
== etr_lpsc_operational_step
)
639 return !aib
->esw
.y
&& aib
->slsw
.v1
&&
640 aib
->slsw
.v2
&& aib
->slsw
.v3
;
645 * Check if two ports are on the same network.
647 static int etr_compare_network(struct etr_aib
*aib1
, struct etr_aib
*aib2
)
649 // FIXME: any other fields we have to compare?
650 return aib1
->edf1
.net_id
== aib2
->edf1
.net_id
;
654 * Wrapper for etr_stei that converts physical port states
655 * to logical port states to be consistent with the output
656 * of stetr (see etr_psc vs. etr_lpsc).
658 static void etr_steai_cv(struct etr_aib
*aib
, unsigned int func
)
660 BUG_ON(etr_steai(aib
, func
) != 0);
661 /* Convert port state to logical port state. */
662 if (aib
->esw
.psc0
== 1)
664 else if (aib
->esw
.psc0
== 0 && aib
->esw
.p
== 0)
666 if (aib
->esw
.psc1
== 1)
668 else if (aib
->esw
.psc1
== 0 && aib
->esw
.p
== 1)
673 * Check if the aib a2 is still connected to the same attachment as
674 * aib a1, the etv values differ by one and a2 is valid.
676 static int etr_aib_follows(struct etr_aib
*a1
, struct etr_aib
*a2
, int p
)
678 int state_a1
, state_a2
;
680 /* Paranoia check: e0/e1 should better be the same. */
681 if (a1
->esw
.eacr
.e0
!= a2
->esw
.eacr
.e0
||
682 a1
->esw
.eacr
.e1
!= a2
->esw
.eacr
.e1
)
685 /* Still connected to the same etr ? */
686 state_a1
= p
? a1
->esw
.psc1
: a1
->esw
.psc0
;
687 state_a2
= p
? a2
->esw
.psc1
: a2
->esw
.psc0
;
688 if (state_a1
== etr_lpsc_operational_step
) {
689 if (state_a2
!= etr_lpsc_operational_step
||
690 a1
->edf1
.net_id
!= a2
->edf1
.net_id
||
691 a1
->edf1
.etr_id
!= a2
->edf1
.etr_id
||
692 a1
->edf1
.etr_pn
!= a2
->edf1
.etr_pn
)
694 } else if (state_a2
!= etr_lpsc_pps_mode
)
697 /* The ETV value of a2 needs to be ETV of a1 + 1. */
698 if (a1
->edf2
.etv
+ 1 != a2
->edf2
.etv
)
701 if (!etr_port_valid(a2
, p
))
708 * The time is "clock". xtime is what we think the time is.
709 * Adjust the value by a multiple of jiffies and add the delta to ntp.
710 * "delay" is an approximation how long the synchronization took. If
711 * the time correction is positive, then "delay" is subtracted from
712 * the time difference and only the remaining part is passed to ntp.
714 static void etr_adjust_time(unsigned long long clock
, unsigned long long delay
)
716 unsigned long long delta
, ticks
;
720 * We don't have to take the xtime lock because the cpu
721 * executing etr_adjust_time is running disabled in
722 * tasklet context and all other cpus are looping in
723 * etr_sync_cpu_start.
725 if (clock
> xtime_cc
) {
726 /* It is later than we thought. */
727 delta
= ticks
= clock
- xtime_cc
;
728 delta
= ticks
= (delta
< delay
) ? 0 : delta
- delay
;
729 delta
-= do_div(ticks
, CLK_TICKS_PER_JIFFY
);
730 init_timer_cc
= init_timer_cc
+ delta
;
731 jiffies_timer_cc
= jiffies_timer_cc
+ delta
;
732 xtime_cc
= xtime_cc
+ delta
;
733 adjust
.offset
= ticks
* (1000000 / HZ
);
735 /* It is earlier than we thought. */
736 delta
= ticks
= xtime_cc
- clock
;
737 delta
-= do_div(ticks
, CLK_TICKS_PER_JIFFY
);
738 init_timer_cc
= init_timer_cc
- delta
;
739 jiffies_timer_cc
= jiffies_timer_cc
- delta
;
740 xtime_cc
= xtime_cc
- delta
;
741 adjust
.offset
= -ticks
* (1000000 / HZ
);
743 if (adjust
.offset
!= 0) {
744 printk(KERN_NOTICE
"etr: time adjusted by %li micro-seconds\n",
746 adjust
.modes
= ADJ_OFFSET_SINGLESHOT
;
747 do_adjtimex(&adjust
);
752 static void etr_sync_cpu_start(void *dummy
)
754 int *in_sync
= dummy
;
756 etr_enable_sync_clock();
758 * This looks like a busy wait loop but it isn't. etr_sync_cpus
759 * is called on all other cpus while the TOD clocks is stopped.
760 * __udelay will stop the cpu on an enabled wait psw until the
761 * TOD is running again.
763 while (*in_sync
== 0) {
766 * A different cpu changes *in_sync. Therefore use
767 * barrier() to force memory access.
772 /* Didn't work. Clear per-cpu in sync bit again. */
773 etr_disable_sync_clock(NULL
);
775 * This round of TOD syncing is done. Set the clock comparator
776 * to the next tick and let the processor continue.
781 static void etr_sync_cpu_end(void *dummy
)
784 #endif /* CONFIG_SMP */
787 * Sync the TOD clock using the port refered to by aibp. This port
788 * has to be enabled and the other port has to be disabled. The
789 * last eacr update has to be more than 1.6 seconds in the past.
791 static int etr_sync_clock(struct etr_aib
*aib
, int port
)
793 struct etr_aib
*sync_port
;
794 unsigned long long clock
, delay
;
795 int in_sync
, follows
;
798 /* Check if the current aib is adjacent to the sync port aib. */
799 sync_port
= (port
== 0) ? &etr_port0
: &etr_port1
;
800 follows
= etr_aib_follows(sync_port
, aib
, port
);
801 memcpy(sync_port
, aib
, sizeof(*aib
));
806 * Catch all other cpus and make them wait until we have
807 * successfully synced the clock. smp_call_function will
808 * return after all other cpus are in etr_sync_cpu_start.
812 smp_call_function(etr_sync_cpu_start
,&in_sync
,0,0);
814 etr_enable_sync_clock();
816 /* Set clock to next OTE. */
817 __ctl_set_bit(14, 21);
818 __ctl_set_bit(0, 29);
819 clock
= ((unsigned long long) (aib
->edf2
.etv
+ 1)) << 32;
820 if (set_clock(clock
) == 0) {
821 __udelay(1); /* Wait for the clock to start. */
822 __ctl_clear_bit(0, 29);
823 __ctl_clear_bit(14, 21);
825 /* Adjust Linux timing variables. */
826 delay
= (unsigned long long)
827 (aib
->edf2
.etv
- sync_port
->edf2
.etv
) << 32;
828 etr_adjust_time(clock
, delay
);
830 /* Verify that the clock is properly set. */
831 if (!etr_aib_follows(sync_port
, aib
, port
)) {
833 etr_disable_sync_clock(NULL
);
841 /* Could not set the clock ?!? */
842 __ctl_clear_bit(0, 29);
843 __ctl_clear_bit(14, 21);
844 etr_disable_sync_clock(NULL
);
849 smp_call_function(etr_sync_cpu_end
,NULL
,0,0);
855 * Handle the immediate effects of the different events.
856 * The port change event is used for online/offline changes.
858 static struct etr_eacr
etr_handle_events(struct etr_eacr eacr
)
860 if (test_and_clear_bit(ETR_EVENT_SYNC_CHECK
, &etr_events
))
862 if (test_and_clear_bit(ETR_EVENT_SWITCH_LOCAL
, &etr_events
))
863 eacr
.es
= eacr
.sl
= 0;
864 if (test_and_clear_bit(ETR_EVENT_PORT_ALERT
, &etr_events
))
865 etr_port0_uptodate
= etr_port1_uptodate
= 0;
867 if (test_and_clear_bit(ETR_EVENT_PORT0_CHANGE
, &etr_events
)) {
870 * Port change of an enabled port. We have to
871 * assume that this can have caused an stepping
874 etr_tolec
= get_clock();
875 eacr
.p0
= etr_port0_online
;
878 etr_port0_uptodate
= 0;
880 if (test_and_clear_bit(ETR_EVENT_PORT1_CHANGE
, &etr_events
)) {
883 * Port change of an enabled port. We have to
884 * assume that this can have caused an stepping
887 etr_tolec
= get_clock();
888 eacr
.p1
= etr_port1_online
;
891 etr_port1_uptodate
= 0;
893 clear_bit(ETR_EVENT_UPDATE
, &etr_events
);
898 * Set up a timer that expires after the etr_tolec + 1.6 seconds if
899 * one of the ports needs an update.
901 static void etr_set_tolec_timeout(unsigned long long now
)
903 unsigned long micros
;
905 if ((!etr_eacr
.p0
|| etr_port0_uptodate
) &&
906 (!etr_eacr
.p1
|| etr_port1_uptodate
))
908 micros
= (now
> etr_tolec
) ? ((now
- etr_tolec
) >> 12) : 0;
909 micros
= (micros
> 1600000) ? 0 : 1600000 - micros
;
910 mod_timer(&etr_timer
, jiffies
+ (micros
* HZ
) / 1000000 + 1);
914 * Set up a time that expires after 1/2 second.
916 static void etr_set_sync_timeout(void)
918 mod_timer(&etr_timer
, jiffies
+ HZ
/2);
922 * Update the aib information for one or both ports.
924 static struct etr_eacr
etr_handle_update(struct etr_aib
*aib
,
925 struct etr_eacr eacr
)
927 /* With both ports disabled the aib information is useless. */
928 if (!eacr
.e0
&& !eacr
.e1
)
931 /* Update port0 or port1 with aib stored in etr_work_fn. */
932 if (aib
->esw
.q
== 0) {
933 /* Information for port 0 stored. */
934 if (eacr
.p0
&& !etr_port0_uptodate
) {
936 if (etr_port0_online
)
937 etr_port0_uptodate
= 1;
940 /* Information for port 1 stored. */
941 if (eacr
.p1
&& !etr_port1_uptodate
) {
943 if (etr_port0_online
)
944 etr_port1_uptodate
= 1;
949 * Do not try to get the alternate port aib if the clock
950 * is not in sync yet.
956 * If steai is available we can get the information about
957 * the other port immediately. If only stetr is available the
958 * data-port bit toggle has to be used.
960 if (test_bit(ETR_FLAG_STEAI
, &etr_flags
)) {
961 if (eacr
.p0
&& !etr_port0_uptodate
) {
962 etr_steai_cv(&etr_port0
, ETR_STEAI_PORT_0
);
963 etr_port0_uptodate
= 1;
965 if (eacr
.p1
&& !etr_port1_uptodate
) {
966 etr_steai_cv(&etr_port1
, ETR_STEAI_PORT_1
);
967 etr_port1_uptodate
= 1;
971 * One port was updated above, if the other
972 * port is not uptodate toggle dp bit.
974 if ((eacr
.p0
&& !etr_port0_uptodate
) ||
975 (eacr
.p1
&& !etr_port1_uptodate
))
984 * Write new etr control register if it differs from the current one.
985 * Return 1 if etr_tolec has been updated as well.
987 static void etr_update_eacr(struct etr_eacr eacr
)
991 if (memcmp(&etr_eacr
, &eacr
, sizeof(eacr
)) == 0)
992 /* No change, return. */
995 * The disable of an active port of the change of the data port
996 * bit can/will cause a change in the data port.
998 dp_changed
= etr_eacr
.e0
> eacr
.e0
|| etr_eacr
.e1
> eacr
.e1
||
999 (etr_eacr
.dp
^ eacr
.dp
) != 0;
1001 etr_setr(&etr_eacr
);
1003 etr_tolec
= get_clock();
1007 * ETR tasklet. In this function you'll find the main logic. In
1008 * particular this is the only function that calls etr_update_eacr(),
1009 * it "controls" the etr control register.
1011 static void etr_work_fn(struct work_struct
*work
)
1013 unsigned long long now
;
1014 struct etr_eacr eacr
;
1018 /* Create working copy of etr_eacr. */
1021 /* Check for the different events and their immediate effects. */
1022 eacr
= etr_handle_events(eacr
);
1024 /* Check if ETR is supposed to be active. */
1025 eacr
.ea
= eacr
.p0
|| eacr
.p1
;
1027 /* Both ports offline. Reset everything. */
1028 eacr
.dp
= eacr
.es
= eacr
.sl
= 0;
1029 on_each_cpu(etr_disable_sync_clock
, NULL
, 0, 1);
1030 del_timer_sync(&etr_timer
);
1031 etr_update_eacr(eacr
);
1032 set_bit(ETR_FLAG_EACCES
, &etr_flags
);
1036 /* Store aib to get the current ETR status word. */
1037 BUG_ON(etr_stetr(&aib
) != 0);
1038 etr_port0
.esw
= etr_port1
.esw
= aib
.esw
; /* Copy status word. */
1042 * Update the port information if the last stepping port change
1043 * or data port change is older than 1.6 seconds.
1045 if (now
>= etr_tolec
+ (1600000 << 12))
1046 eacr
= etr_handle_update(&aib
, eacr
);
1049 * Select ports to enable. The prefered synchronization mode is PPS.
1050 * If a port can be enabled depends on a number of things:
1051 * 1) The port needs to be online and uptodate. A port is not
1052 * disabled just because it is not uptodate, but it is only
1053 * enabled if it is uptodate.
1054 * 2) The port needs to have the same mode (pps / etr).
1055 * 3) The port needs to be usable -> etr_port_valid() == 1
1056 * 4) To enable the second port the clock needs to be in sync.
1057 * 5) If both ports are useable and are ETR ports, the network id
1058 * has to be the same.
1059 * The eacr.sl bit is used to indicate etr mode vs. pps mode.
1061 if (eacr
.p0
&& aib
.esw
.psc0
== etr_lpsc_pps_mode
) {
1064 if (!etr_mode_is_pps(etr_eacr
))
1066 if (!eacr
.es
|| !eacr
.p1
|| aib
.esw
.psc1
!= etr_lpsc_pps_mode
)
1068 // FIXME: uptodate checks ?
1069 else if (etr_port0_uptodate
&& etr_port1_uptodate
)
1071 sync_port
= (etr_port0_uptodate
&&
1072 etr_port_valid(&etr_port0
, 0)) ? 0 : -1;
1073 clear_bit(ETR_FLAG_EACCES
, &etr_flags
);
1074 } else if (eacr
.p1
&& aib
.esw
.psc1
== etr_lpsc_pps_mode
) {
1078 if (!etr_mode_is_pps(etr_eacr
))
1080 sync_port
= (etr_port1_uptodate
&&
1081 etr_port_valid(&etr_port1
, 1)) ? 1 : -1;
1082 clear_bit(ETR_FLAG_EACCES
, &etr_flags
);
1083 } else if (eacr
.p0
&& aib
.esw
.psc0
== etr_lpsc_operational_step
) {
1086 if (!etr_mode_is_etr(etr_eacr
))
1088 if (!eacr
.es
|| !eacr
.p1
||
1089 aib
.esw
.psc1
!= etr_lpsc_operational_alt
)
1091 else if (etr_port0_uptodate
&& etr_port1_uptodate
&&
1092 etr_compare_network(&etr_port0
, &etr_port1
))
1094 sync_port
= (etr_port0_uptodate
&&
1095 etr_port_valid(&etr_port0
, 0)) ? 0 : -1;
1096 clear_bit(ETR_FLAG_EACCES
, &etr_flags
);
1097 } else if (eacr
.p1
&& aib
.esw
.psc1
== etr_lpsc_operational_step
) {
1101 if (!etr_mode_is_etr(etr_eacr
))
1103 sync_port
= (etr_port1_uptodate
&&
1104 etr_port_valid(&etr_port1
, 1)) ? 1 : -1;
1105 clear_bit(ETR_FLAG_EACCES
, &etr_flags
);
1107 /* Both ports not usable. */
1108 eacr
.es
= eacr
.sl
= 0;
1110 set_bit(ETR_FLAG_EACCES
, &etr_flags
);
1114 * If the clock is in sync just update the eacr and return.
1115 * If there is no valid sync port wait for a port update.
1117 if (eacr
.es
|| sync_port
< 0) {
1118 etr_update_eacr(eacr
);
1119 etr_set_tolec_timeout(now
);
1124 * Prepare control register for clock syncing
1125 * (reset data port bit, set sync check control.
1131 * Update eacr and try to synchronize the clock. If the update
1132 * of eacr caused a stepping port switch (or if we have to
1133 * assume that a stepping port switch has occured) or the
1134 * clock syncing failed, reset the sync check control bit
1135 * and set up a timer to try again after 0.5 seconds
1137 etr_update_eacr(eacr
);
1138 if (now
< etr_tolec
+ (1600000 << 12) ||
1139 etr_sync_clock(&aib
, sync_port
) != 0) {
1140 /* Sync failed. Try again in 1/2 second. */
1142 etr_update_eacr(eacr
);
1143 etr_set_sync_timeout();
1145 etr_set_tolec_timeout(now
);
1149 * Sysfs interface functions
1151 static struct sysdev_class etr_sysclass
= {
1152 set_kset_name("etr")
1155 static struct sys_device etr_port0_dev
= {
1157 .cls
= &etr_sysclass
,
1160 static struct sys_device etr_port1_dev
= {
1162 .cls
= &etr_sysclass
,
1166 * ETR class attributes
1168 static ssize_t
etr_stepping_port_show(struct sysdev_class
*class, char *buf
)
1170 return sprintf(buf
, "%i\n", etr_port0
.esw
.p
);
1173 static SYSDEV_CLASS_ATTR(stepping_port
, 0400, etr_stepping_port_show
, NULL
);
1175 static ssize_t
etr_stepping_mode_show(struct sysdev_class
*class, char *buf
)
1179 if (etr_mode_is_pps(etr_eacr
))
1181 else if (etr_mode_is_etr(etr_eacr
))
1185 return sprintf(buf
, "%s\n", mode_str
);
1188 static SYSDEV_CLASS_ATTR(stepping_mode
, 0400, etr_stepping_mode_show
, NULL
);
1191 * ETR port attributes
1193 static inline struct etr_aib
*etr_aib_from_dev(struct sys_device
*dev
)
1195 if (dev
== &etr_port0_dev
)
1196 return etr_port0_online
? &etr_port0
: NULL
;
1198 return etr_port1_online
? &etr_port1
: NULL
;
1201 static ssize_t
etr_online_show(struct sys_device
*dev
, char *buf
)
1203 unsigned int online
;
1205 online
= (dev
== &etr_port0_dev
) ? etr_port0_online
: etr_port1_online
;
1206 return sprintf(buf
, "%i\n", online
);
1209 static ssize_t
etr_online_store(struct sys_device
*dev
,
1210 const char *buf
, size_t count
)
1214 value
= simple_strtoul(buf
, NULL
, 0);
1215 if (value
!= 0 && value
!= 1)
1217 if (test_bit(ETR_FLAG_ENOSYS
, &etr_flags
))
1219 if (dev
== &etr_port0_dev
) {
1220 if (etr_port0_online
== value
)
1221 return count
; /* Nothing to do. */
1222 etr_port0_online
= value
;
1223 set_bit(ETR_EVENT_PORT0_CHANGE
, &etr_events
);
1224 schedule_work(&etr_work
);
1226 if (etr_port1_online
== value
)
1227 return count
; /* Nothing to do. */
1228 etr_port1_online
= value
;
1229 set_bit(ETR_EVENT_PORT1_CHANGE
, &etr_events
);
1230 schedule_work(&etr_work
);
1235 static SYSDEV_ATTR(online
, 0600, etr_online_show
, etr_online_store
);
1237 static ssize_t
etr_stepping_control_show(struct sys_device
*dev
, char *buf
)
1239 return sprintf(buf
, "%i\n", (dev
== &etr_port0_dev
) ?
1240 etr_eacr
.e0
: etr_eacr
.e1
);
1243 static SYSDEV_ATTR(stepping_control
, 0400, etr_stepping_control_show
, NULL
);
1245 static ssize_t
etr_mode_code_show(struct sys_device
*dev
, char *buf
)
1247 if (!etr_port0_online
&& !etr_port1_online
)
1248 /* Status word is not uptodate if both ports are offline. */
1250 return sprintf(buf
, "%i\n", (dev
== &etr_port0_dev
) ?
1251 etr_port0
.esw
.psc0
: etr_port0
.esw
.psc1
);
1254 static SYSDEV_ATTR(state_code
, 0400, etr_mode_code_show
, NULL
);
1256 static ssize_t
etr_untuned_show(struct sys_device
*dev
, char *buf
)
1258 struct etr_aib
*aib
= etr_aib_from_dev(dev
);
1260 if (!aib
|| !aib
->slsw
.v1
)
1262 return sprintf(buf
, "%i\n", aib
->edf1
.u
);
1265 static SYSDEV_ATTR(untuned
, 0400, etr_untuned_show
, NULL
);
1267 static ssize_t
etr_network_id_show(struct sys_device
*dev
, char *buf
)
1269 struct etr_aib
*aib
= etr_aib_from_dev(dev
);
1271 if (!aib
|| !aib
->slsw
.v1
)
1273 return sprintf(buf
, "%i\n", aib
->edf1
.net_id
);
1276 static SYSDEV_ATTR(network
, 0400, etr_network_id_show
, NULL
);
1278 static ssize_t
etr_id_show(struct sys_device
*dev
, char *buf
)
1280 struct etr_aib
*aib
= etr_aib_from_dev(dev
);
1282 if (!aib
|| !aib
->slsw
.v1
)
1284 return sprintf(buf
, "%i\n", aib
->edf1
.etr_id
);
1287 static SYSDEV_ATTR(id
, 0400, etr_id_show
, NULL
);
1289 static ssize_t
etr_port_number_show(struct sys_device
*dev
, char *buf
)
1291 struct etr_aib
*aib
= etr_aib_from_dev(dev
);
1293 if (!aib
|| !aib
->slsw
.v1
)
1295 return sprintf(buf
, "%i\n", aib
->edf1
.etr_pn
);
1298 static SYSDEV_ATTR(port
, 0400, etr_port_number_show
, NULL
);
1300 static ssize_t
etr_coupled_show(struct sys_device
*dev
, char *buf
)
1302 struct etr_aib
*aib
= etr_aib_from_dev(dev
);
1304 if (!aib
|| !aib
->slsw
.v3
)
1306 return sprintf(buf
, "%i\n", aib
->edf3
.c
);
1309 static SYSDEV_ATTR(coupled
, 0400, etr_coupled_show
, NULL
);
1311 static ssize_t
etr_local_time_show(struct sys_device
*dev
, char *buf
)
1313 struct etr_aib
*aib
= etr_aib_from_dev(dev
);
1315 if (!aib
|| !aib
->slsw
.v3
)
1317 return sprintf(buf
, "%i\n", aib
->edf3
.blto
);
1320 static SYSDEV_ATTR(local_time
, 0400, etr_local_time_show
, NULL
);
1322 static ssize_t
etr_utc_offset_show(struct sys_device
*dev
, char *buf
)
1324 struct etr_aib
*aib
= etr_aib_from_dev(dev
);
1326 if (!aib
|| !aib
->slsw
.v3
)
1328 return sprintf(buf
, "%i\n", aib
->edf3
.buo
);
1331 static SYSDEV_ATTR(utc_offset
, 0400, etr_utc_offset_show
, NULL
);
1333 static struct sysdev_attribute
*etr_port_attributes
[] = {
1335 &attr_stepping_control
,
1347 static int __init
etr_register_port(struct sys_device
*dev
)
1349 struct sysdev_attribute
**attr
;
1352 rc
= sysdev_register(dev
);
1355 for (attr
= etr_port_attributes
; *attr
; attr
++) {
1356 rc
= sysdev_create_file(dev
, *attr
);
1362 for (; attr
>= etr_port_attributes
; attr
--)
1363 sysdev_remove_file(dev
, *attr
);
1364 sysdev_unregister(dev
);
1369 static void __init
etr_unregister_port(struct sys_device
*dev
)
1371 struct sysdev_attribute
**attr
;
1373 for (attr
= etr_port_attributes
; *attr
; attr
++)
1374 sysdev_remove_file(dev
, *attr
);
1375 sysdev_unregister(dev
);
1378 static int __init
etr_init_sysfs(void)
1382 rc
= sysdev_class_register(&etr_sysclass
);
1385 rc
= sysdev_class_create_file(&etr_sysclass
, &attr_stepping_port
);
1387 goto out_unreg_class
;
1388 rc
= sysdev_class_create_file(&etr_sysclass
, &attr_stepping_mode
);
1390 goto out_remove_stepping_port
;
1391 rc
= etr_register_port(&etr_port0_dev
);
1393 goto out_remove_stepping_mode
;
1394 rc
= etr_register_port(&etr_port1_dev
);
1396 goto out_remove_port0
;
1400 etr_unregister_port(&etr_port0_dev
);
1401 out_remove_stepping_mode
:
1402 sysdev_class_remove_file(&etr_sysclass
, &attr_stepping_mode
);
1403 out_remove_stepping_port
:
1404 sysdev_class_remove_file(&etr_sysclass
, &attr_stepping_port
);
1406 sysdev_class_unregister(&etr_sysclass
);
1411 device_initcall(etr_init_sysfs
);