2 * Copyright (c) 2000-2004 by David Brownell
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 #include <linux/module.h>
20 #include <linux/pci.h>
21 #include <linux/dmapool.h>
22 #include <linux/kernel.h>
23 #include <linux/delay.h>
24 #include <linux/ioport.h>
25 #include <linux/sched.h>
26 #include <linux/slab.h>
27 #include <linux/errno.h>
28 #include <linux/init.h>
29 #include <linux/timer.h>
30 #include <linux/list.h>
31 #include <linux/interrupt.h>
32 #include <linux/reboot.h>
33 #include <linux/usb.h>
34 #include <linux/moduleparam.h>
35 #include <linux/dma-mapping.h>
37 #include "../core/hcd.h"
39 #include <asm/byteorder.h>
42 #include <asm/system.h>
43 #include <asm/unaligned.h>
45 #include <asm/firmware.h>
49 /*-------------------------------------------------------------------------*/
52 * EHCI hc_driver implementation ... experimental, incomplete.
53 * Based on the final 1.0 register interface specification.
55 * USB 2.0 shows up in upcoming www.pcmcia.org technology.
56 * First was PCMCIA, like ISA; then CardBus, which is PCI.
57 * Next comes "CardBay", using USB 2.0 signals.
59 * Contains additional contributions by Brad Hards, Rory Bolt, and others.
60 * Special thanks to Intel and VIA for providing host controllers to
61 * test this driver on, and Cypress (including In-System Design) for
62 * providing early devices for those host controllers to talk to!
66 * 2004-05-10 Root hub and PCI suspend/resume support; remote wakeup. (db)
67 * 2004-02-24 Replace pci_* with generic dma_* API calls (dsaxena@plexity.net)
68 * 2003-12-29 Rewritten high speed iso transfer support (by Michal Sojka,
69 * <sojkam@centrum.cz>, updates by DB).
71 * 2002-11-29 Correct handling for hw async_next register.
72 * 2002-08-06 Handling for bulk and interrupt transfers is mostly shared;
73 * only scheduling is different, no arbitrary limitations.
74 * 2002-07-25 Sanity check PCI reads, mostly for better cardbus support,
75 * clean up HC run state handshaking.
76 * 2002-05-24 Preliminary FS/LS interrupts, using scheduling shortcuts
77 * 2002-05-11 Clear TT errors for FS/LS ctrl/bulk. Fill in some other
78 * missing pieces: enabling 64bit dma, handoff from BIOS/SMM.
79 * 2002-05-07 Some error path cleanups to report better errors; wmb();
80 * use non-CVS version id; better iso bandwidth claim.
81 * 2002-04-19 Control/bulk/interrupt submit no longer uses giveback() on
82 * errors in submit path. Bugfixes to interrupt scheduling/processing.
83 * 2002-03-05 Initial high-speed ISO support; reduce ITD memory; shift
84 * more checking to generic hcd framework (db). Make it work with
85 * Philips EHCI; reduce PCI traffic; shorten IRQ path (Rory Bolt).
86 * 2002-01-14 Minor cleanup; version synch.
87 * 2002-01-08 Fix roothub handoff of FS/LS to companion controllers.
88 * 2002-01-04 Control/Bulk queuing behaves.
90 * 2001-12-12 Initial patch version for Linux 2.5.1 kernel.
91 * 2001-June Works with usb-storage and NEC EHCI on 2.4
94 #define DRIVER_VERSION "10 Dec 2004"
95 #define DRIVER_AUTHOR "David Brownell"
96 #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
98 static const char hcd_name
[] = "ehci_hcd";
101 #undef EHCI_VERBOSE_DEBUG
102 #undef EHCI_URB_TRACE
108 /* magic numbers that can affect system performance */
109 #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
110 #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
111 #define EHCI_TUNE_RL_TT 0
112 #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
113 #define EHCI_TUNE_MULT_TT 1
114 #define EHCI_TUNE_FLS 2 /* (small) 256 frame schedule */
116 #define EHCI_IAA_JIFFIES (HZ/100) /* arbitrary; ~10 msec */
117 #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
118 #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
119 #define EHCI_SHRINK_JIFFIES (HZ/200) /* async qh unlink delay */
121 /* Initial IRQ latency: faster than hw default */
122 static int log2_irq_thresh
= 0; // 0 to 6
123 module_param (log2_irq_thresh
, int, S_IRUGO
);
124 MODULE_PARM_DESC (log2_irq_thresh
, "log2 IRQ latency, 1-64 microframes");
126 /* initial park setting: slower than hw default */
127 static unsigned park
= 0;
128 module_param (park
, uint
, S_IRUGO
);
129 MODULE_PARM_DESC (park
, "park setting; 1-3 back-to-back async packets");
131 /* for flakey hardware, ignore overcurrent indicators */
132 static int ignore_oc
= 0;
133 module_param (ignore_oc
, bool, S_IRUGO
);
134 MODULE_PARM_DESC (ignore_oc
, "ignore bogus hardware overcurrent indications");
136 #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
138 /*-------------------------------------------------------------------------*/
141 #include "ehci-dbg.c"
143 /*-------------------------------------------------------------------------*/
146 * handshake - spin reading hc until handshake completes or fails
147 * @ptr: address of hc register to be read
148 * @mask: bits to look at in result of read
149 * @done: value of those bits when handshake succeeds
150 * @usec: timeout in microseconds
152 * Returns negative errno, or zero on success
154 * Success happens when the "mask" bits have the specified value (hardware
155 * handshake done). There are two failure modes: "usec" have passed (major
156 * hardware flakeout), or the register reads as all-ones (hardware removed).
158 * That last failure should_only happen in cases like physical cardbus eject
159 * before driver shutdown. But it also seems to be caused by bugs in cardbus
160 * bridge shutdown: shutting down the bridge before the devices using it.
162 static int handshake (struct ehci_hcd
*ehci
, void __iomem
*ptr
,
163 u32 mask
, u32 done
, int usec
)
168 result
= ehci_readl(ehci
, ptr
);
169 if (result
== ~(u32
)0) /* card removed */
180 /* force HC to halt state from unknown (EHCI spec section 2.3) */
181 static int ehci_halt (struct ehci_hcd
*ehci
)
183 u32 temp
= ehci_readl(ehci
, &ehci
->regs
->status
);
185 /* disable any irqs left enabled by previous code */
186 ehci_writel(ehci
, 0, &ehci
->regs
->intr_enable
);
188 if ((temp
& STS_HALT
) != 0)
191 temp
= ehci_readl(ehci
, &ehci
->regs
->command
);
193 ehci_writel(ehci
, temp
, &ehci
->regs
->command
);
194 return handshake (ehci
, &ehci
->regs
->status
,
195 STS_HALT
, STS_HALT
, 16 * 125);
198 /* put TDI/ARC silicon into EHCI mode */
199 static void tdi_reset (struct ehci_hcd
*ehci
)
201 u32 __iomem
*reg_ptr
;
204 reg_ptr
= (u32 __iomem
*)(((u8 __iomem
*)ehci
->regs
) + 0x68);
205 tmp
= ehci_readl(ehci
, reg_ptr
);
207 ehci_writel(ehci
, tmp
, reg_ptr
);
210 /* reset a non-running (STS_HALT == 1) controller */
211 static int ehci_reset (struct ehci_hcd
*ehci
)
214 u32 command
= ehci_readl(ehci
, &ehci
->regs
->command
);
216 command
|= CMD_RESET
;
217 dbg_cmd (ehci
, "reset", command
);
218 ehci_writel(ehci
, command
, &ehci
->regs
->command
);
219 ehci_to_hcd(ehci
)->state
= HC_STATE_HALT
;
220 ehci
->next_statechange
= jiffies
;
221 retval
= handshake (ehci
, &ehci
->regs
->command
,
222 CMD_RESET
, 0, 250 * 1000);
227 if (ehci_is_TDI(ehci
))
233 /* idle the controller (from running) */
234 static void ehci_quiesce (struct ehci_hcd
*ehci
)
239 if (!HC_IS_RUNNING (ehci_to_hcd(ehci
)->state
))
243 /* wait for any schedule enables/disables to take effect */
244 temp
= ehci_readl(ehci
, &ehci
->regs
->command
) << 10;
245 temp
&= STS_ASS
| STS_PSS
;
246 if (handshake (ehci
, &ehci
->regs
->status
, STS_ASS
| STS_PSS
,
247 temp
, 16 * 125) != 0) {
248 ehci_to_hcd(ehci
)->state
= HC_STATE_HALT
;
252 /* then disable anything that's still active */
253 temp
= ehci_readl(ehci
, &ehci
->regs
->command
);
254 temp
&= ~(CMD_ASE
| CMD_IAAD
| CMD_PSE
);
255 ehci_writel(ehci
, temp
, &ehci
->regs
->command
);
257 /* hardware can take 16 microframes to turn off ... */
258 if (handshake (ehci
, &ehci
->regs
->status
, STS_ASS
| STS_PSS
,
260 ehci_to_hcd(ehci
)->state
= HC_STATE_HALT
;
265 /*-------------------------------------------------------------------------*/
267 static void ehci_work(struct ehci_hcd
*ehci
);
269 #include "ehci-hub.c"
270 #include "ehci-mem.c"
272 #include "ehci-sched.c"
274 /*-------------------------------------------------------------------------*/
276 static void ehci_watchdog (unsigned long param
)
278 struct ehci_hcd
*ehci
= (struct ehci_hcd
*) param
;
281 spin_lock_irqsave (&ehci
->lock
, flags
);
283 /* lost IAA irqs wedge things badly; seen with a vt8235 */
285 u32 status
= ehci_readl(ehci
, &ehci
->regs
->status
);
286 if (status
& STS_IAA
) {
287 ehci_vdbg (ehci
, "lost IAA\n");
288 COUNT (ehci
->stats
.lost_iaa
);
289 ehci_writel(ehci
, STS_IAA
, &ehci
->regs
->status
);
290 ehci
->reclaim_ready
= 1;
294 /* stop async processing after it's idled a bit */
295 if (test_bit (TIMER_ASYNC_OFF
, &ehci
->actions
))
296 start_unlink_async (ehci
, ehci
->async
);
298 /* ehci could run by timer, without IRQs ... */
301 spin_unlock_irqrestore (&ehci
->lock
, flags
);
304 /* On some systems, leaving remote wakeup enabled prevents system shutdown.
305 * The firmware seems to think that powering off is a wakeup event!
306 * This routine turns off remote wakeup and everything else, on all ports.
308 static void ehci_turn_off_all_ports(struct ehci_hcd
*ehci
)
310 int port
= HCS_N_PORTS(ehci
->hcs_params
);
313 ehci_writel(ehci
, PORT_RWC_BITS
,
314 &ehci
->regs
->port_status
[port
]);
317 /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
318 * This forcibly disables dma and IRQs, helping kexec and other cases
319 * where the next system software may expect clean state.
322 ehci_shutdown (struct usb_hcd
*hcd
)
324 struct ehci_hcd
*ehci
;
326 ehci
= hcd_to_ehci (hcd
);
327 (void) ehci_halt (ehci
);
328 ehci_turn_off_all_ports(ehci
);
330 /* make BIOS/etc use companion controller during reboot */
331 ehci_writel(ehci
, 0, &ehci
->regs
->configured_flag
);
333 /* unblock posted writes */
334 ehci_readl(ehci
, &ehci
->regs
->configured_flag
);
337 static void ehci_port_power (struct ehci_hcd
*ehci
, int is_on
)
341 if (!HCS_PPC (ehci
->hcs_params
))
344 ehci_dbg (ehci
, "...power%s ports...\n", is_on
? "up" : "down");
345 for (port
= HCS_N_PORTS (ehci
->hcs_params
); port
> 0; )
346 (void) ehci_hub_control(ehci_to_hcd(ehci
),
347 is_on
? SetPortFeature
: ClearPortFeature
,
353 /*-------------------------------------------------------------------------*/
356 * ehci_work is called from some interrupts, timers, and so on.
357 * it calls driver completion functions, after dropping ehci->lock.
359 static void ehci_work (struct ehci_hcd
*ehci
)
361 timer_action_done (ehci
, TIMER_IO_WATCHDOG
);
362 if (ehci
->reclaim_ready
)
363 end_unlink_async (ehci
);
365 /* another CPU may drop ehci->lock during a schedule scan while
366 * it reports urb completions. this flag guards against bogus
367 * attempts at re-entrant schedule scanning.
373 if (ehci
->next_uframe
!= -1)
374 scan_periodic (ehci
);
377 /* the IO watchdog guards against hardware or driver bugs that
378 * misplace IRQs, and should let us run completely without IRQs.
379 * such lossage has been observed on both VT6202 and VT8235.
381 if (HC_IS_RUNNING (ehci_to_hcd(ehci
)->state
) &&
382 (ehci
->async
->qh_next
.ptr
!= NULL
||
383 ehci
->periodic_sched
!= 0))
384 timer_action (ehci
, TIMER_IO_WATCHDOG
);
387 static void ehci_stop (struct usb_hcd
*hcd
)
389 struct ehci_hcd
*ehci
= hcd_to_ehci (hcd
);
391 ehci_dbg (ehci
, "stop\n");
393 /* Turn off port power on all root hub ports. */
394 ehci_port_power (ehci
, 0);
396 /* no more interrupts ... */
397 del_timer_sync (&ehci
->watchdog
);
399 spin_lock_irq(&ehci
->lock
);
400 if (HC_IS_RUNNING (hcd
->state
))
404 ehci_writel(ehci
, 0, &ehci
->regs
->intr_enable
);
405 spin_unlock_irq(&ehci
->lock
);
407 /* let companion controllers work when we aren't */
408 ehci_writel(ehci
, 0, &ehci
->regs
->configured_flag
);
410 remove_companion_file(ehci
);
411 remove_debug_files (ehci
);
413 /* root hub is shut down separately (first, when possible) */
414 spin_lock_irq (&ehci
->lock
);
417 spin_unlock_irq (&ehci
->lock
);
418 ehci_mem_cleanup (ehci
);
421 ehci_dbg (ehci
, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
422 ehci
->stats
.normal
, ehci
->stats
.error
, ehci
->stats
.reclaim
,
423 ehci
->stats
.lost_iaa
);
424 ehci_dbg (ehci
, "complete %ld unlink %ld\n",
425 ehci
->stats
.complete
, ehci
->stats
.unlink
);
428 dbg_status (ehci
, "ehci_stop completed",
429 ehci_readl(ehci
, &ehci
->regs
->status
));
432 /* one-time init, only for memory state */
433 static int ehci_init(struct usb_hcd
*hcd
)
435 struct ehci_hcd
*ehci
= hcd_to_ehci(hcd
);
440 spin_lock_init(&ehci
->lock
);
442 init_timer(&ehci
->watchdog
);
443 ehci
->watchdog
.function
= ehci_watchdog
;
444 ehci
->watchdog
.data
= (unsigned long) ehci
;
447 * hw default: 1K periodic list heads, one per frame.
448 * periodic_size can shrink by USBCMD update if hcc_params allows.
450 ehci
->periodic_size
= DEFAULT_I_TDPS
;
451 if ((retval
= ehci_mem_init(ehci
, GFP_KERNEL
)) < 0)
454 /* controllers may cache some of the periodic schedule ... */
455 hcc_params
= ehci_readl(ehci
, &ehci
->caps
->hcc_params
);
456 if (HCC_ISOC_CACHE(hcc_params
)) // full frame cache
458 else // N microframes cached
459 ehci
->i_thresh
= 2 + HCC_ISOC_THRES(hcc_params
);
461 ehci
->reclaim
= NULL
;
462 ehci
->reclaim_ready
= 0;
463 ehci
->next_uframe
= -1;
466 * dedicate a qh for the async ring head, since we couldn't unlink
467 * a 'real' qh without stopping the async schedule [4.8]. use it
468 * as the 'reclamation list head' too.
469 * its dummy is used in hw_alt_next of many tds, to prevent the qh
470 * from automatically advancing to the next td after short reads.
472 ehci
->async
->qh_next
.qh
= NULL
;
473 ehci
->async
->hw_next
= QH_NEXT(ehci
->async
->qh_dma
);
474 ehci
->async
->hw_info1
= cpu_to_le32(QH_HEAD
);
475 ehci
->async
->hw_token
= cpu_to_le32(QTD_STS_HALT
);
476 ehci
->async
->hw_qtd_next
= EHCI_LIST_END
;
477 ehci
->async
->qh_state
= QH_STATE_LINKED
;
478 ehci
->async
->hw_alt_next
= QTD_NEXT(ehci
->async
->dummy
->qtd_dma
);
480 /* clear interrupt enables, set irq latency */
481 if (log2_irq_thresh
< 0 || log2_irq_thresh
> 6)
483 temp
= 1 << (16 + log2_irq_thresh
);
484 if (HCC_CANPARK(hcc_params
)) {
485 /* HW default park == 3, on hardware that supports it (like
486 * NVidia and ALI silicon), maximizes throughput on the async
487 * schedule by avoiding QH fetches between transfers.
489 * With fast usb storage devices and NForce2, "park" seems to
490 * make problems: throughput reduction (!), data errors...
493 park
= min(park
, (unsigned) 3);
497 ehci_dbg(ehci
, "park %d\n", park
);
499 if (HCC_PGM_FRAMELISTLEN(hcc_params
)) {
500 /* periodic schedule size can be smaller than default */
502 temp
|= (EHCI_TUNE_FLS
<< 2);
503 switch (EHCI_TUNE_FLS
) {
504 case 0: ehci
->periodic_size
= 1024; break;
505 case 1: ehci
->periodic_size
= 512; break;
506 case 2: ehci
->periodic_size
= 256; break;
510 ehci
->command
= temp
;
515 /* start HC running; it's halted, ehci_init() has been run (once) */
516 static int ehci_run (struct usb_hcd
*hcd
)
518 struct ehci_hcd
*ehci
= hcd_to_ehci (hcd
);
523 hcd
->uses_new_polling
= 1;
526 /* EHCI spec section 4.1 */
527 if ((retval
= ehci_reset(ehci
)) != 0) {
528 ehci_mem_cleanup(ehci
);
531 ehci_writel(ehci
, ehci
->periodic_dma
, &ehci
->regs
->frame_list
);
532 ehci_writel(ehci
, (u32
)ehci
->async
->qh_dma
, &ehci
->regs
->async_next
);
535 * hcc_params controls whether ehci->regs->segment must (!!!)
536 * be used; it constrains QH/ITD/SITD and QTD locations.
537 * pci_pool consistent memory always uses segment zero.
538 * streaming mappings for I/O buffers, like pci_map_single(),
539 * can return segments above 4GB, if the device allows.
541 * NOTE: the dma mask is visible through dma_supported(), so
542 * drivers can pass this info along ... like NETIF_F_HIGHDMA,
543 * Scsi_Host.highmem_io, and so forth. It's readonly to all
544 * host side drivers though.
546 hcc_params
= ehci_readl(ehci
, &ehci
->caps
->hcc_params
);
547 if (HCC_64BIT_ADDR(hcc_params
)) {
548 ehci_writel(ehci
, 0, &ehci
->regs
->segment
);
550 // this is deeply broken on almost all architectures
551 if (!dma_set_mask(hcd
->self
.controller
, DMA_64BIT_MASK
))
552 ehci_info(ehci
, "enabled 64bit DMA\n");
557 // Philips, Intel, and maybe others need CMD_RUN before the
558 // root hub will detect new devices (why?); NEC doesn't
559 ehci
->command
&= ~(CMD_LRESET
|CMD_IAAD
|CMD_PSE
|CMD_ASE
|CMD_RESET
);
560 ehci
->command
|= CMD_RUN
;
561 ehci_writel(ehci
, ehci
->command
, &ehci
->regs
->command
);
562 dbg_cmd (ehci
, "init", ehci
->command
);
565 * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
566 * are explicitly handed to companion controller(s), so no TT is
567 * involved with the root hub. (Except where one is integrated,
568 * and there's no companion controller unless maybe for USB OTG.)
570 hcd
->state
= HC_STATE_RUNNING
;
571 ehci_writel(ehci
, FLAG_CF
, &ehci
->regs
->configured_flag
);
572 ehci_readl(ehci
, &ehci
->regs
->command
); /* unblock posted writes */
574 temp
= HC_VERSION(ehci_readl(ehci
, &ehci
->caps
->hc_capbase
));
576 "USB %x.%x started, EHCI %x.%02x, driver %s%s\n",
577 ((ehci
->sbrn
& 0xf0)>>4), (ehci
->sbrn
& 0x0f),
578 temp
>> 8, temp
& 0xff, DRIVER_VERSION
,
579 ignore_oc
? ", overcurrent ignored" : "");
581 ehci_writel(ehci
, INTR_MASK
,
582 &ehci
->regs
->intr_enable
); /* Turn On Interrupts */
584 /* GRR this is run-once init(), being done every time the HC starts.
585 * So long as they're part of class devices, we can't do it init()
586 * since the class device isn't created that early.
588 create_debug_files(ehci
);
589 create_companion_file(ehci
);
594 /*-------------------------------------------------------------------------*/
596 static irqreturn_t
ehci_irq (struct usb_hcd
*hcd
)
598 struct ehci_hcd
*ehci
= hcd_to_ehci (hcd
);
599 u32 status
, pcd_status
= 0;
602 spin_lock (&ehci
->lock
);
604 status
= ehci_readl(ehci
, &ehci
->regs
->status
);
606 /* e.g. cardbus physical eject */
607 if (status
== ~(u32
) 0) {
608 ehci_dbg (ehci
, "device removed\n");
613 if (!status
) { /* irq sharing? */
614 spin_unlock(&ehci
->lock
);
618 /* clear (just) interrupts */
619 ehci_writel(ehci
, status
, &ehci
->regs
->status
);
620 ehci_readl(ehci
, &ehci
->regs
->command
); /* unblock posted write */
623 #ifdef EHCI_VERBOSE_DEBUG
624 /* unrequested/ignored: Frame List Rollover */
625 dbg_status (ehci
, "irq", status
);
628 /* INT, ERR, and IAA interrupt rates can be throttled */
630 /* normal [4.15.1.2] or error [4.15.1.1] completion */
631 if (likely ((status
& (STS_INT
|STS_ERR
)) != 0)) {
632 if (likely ((status
& STS_ERR
) == 0))
633 COUNT (ehci
->stats
.normal
);
635 COUNT (ehci
->stats
.error
);
639 /* complete the unlinking of some qh [4.15.2.3] */
640 if (status
& STS_IAA
) {
641 COUNT (ehci
->stats
.reclaim
);
642 ehci
->reclaim_ready
= 1;
646 /* remote wakeup [4.3.1] */
647 if (status
& STS_PCD
) {
648 unsigned i
= HCS_N_PORTS (ehci
->hcs_params
);
651 /* resume root hub? */
652 if (!(ehci_readl(ehci
, &ehci
->regs
->command
) & CMD_RUN
))
653 usb_hcd_resume_root_hub(hcd
);
656 int pstatus
= ehci_readl(ehci
,
657 &ehci
->regs
->port_status
[i
]);
659 if (pstatus
& PORT_OWNER
)
661 if (!(pstatus
& PORT_RESUME
)
662 || ehci
->reset_done
[i
] != 0)
665 /* start 20 msec resume signaling from this port,
666 * and make khubd collect PORT_STAT_C_SUSPEND to
667 * stop that signaling.
669 ehci
->reset_done
[i
] = jiffies
+ msecs_to_jiffies (20);
670 ehci_dbg (ehci
, "port %d remote wakeup\n", i
+ 1);
671 mod_timer(&hcd
->rh_timer
, ehci
->reset_done
[i
]);
675 /* PCI errors [4.15.2.4] */
676 if (unlikely ((status
& STS_FATAL
) != 0)) {
677 /* bogus "fatal" IRQs appear on some chips... why? */
678 status
= ehci_readl(ehci
, &ehci
->regs
->status
);
679 dbg_cmd (ehci
, "fatal", ehci_readl(ehci
,
680 &ehci
->regs
->command
));
681 dbg_status (ehci
, "fatal", status
);
682 if (status
& STS_HALT
) {
683 ehci_err (ehci
, "fatal error\n");
686 ehci_writel(ehci
, 0, &ehci
->regs
->configured_flag
);
687 /* generic layer kills/unlinks all urbs, then
688 * uses ehci_stop to clean up the rest
696 spin_unlock (&ehci
->lock
);
697 if (pcd_status
& STS_PCD
)
698 usb_hcd_poll_rh_status(hcd
);
702 /*-------------------------------------------------------------------------*/
705 * non-error returns are a promise to giveback() the urb later
706 * we drop ownership so next owner (or urb unlink) can get it
708 * urb + dev is in hcd.self.controller.urb_list
709 * we're queueing TDs onto software and hardware lists
711 * hcd-specific init for hcpriv hasn't been done yet
713 * NOTE: control, bulk, and interrupt share the same code to append TDs
714 * to a (possibly active) QH, and the same QH scanning code.
716 static int ehci_urb_enqueue (
718 struct usb_host_endpoint
*ep
,
722 struct ehci_hcd
*ehci
= hcd_to_ehci (hcd
);
723 struct list_head qtd_list
;
725 INIT_LIST_HEAD (&qtd_list
);
727 switch (usb_pipetype (urb
->pipe
)) {
728 // case PIPE_CONTROL:
731 if (!qh_urb_transaction (ehci
, urb
, &qtd_list
, mem_flags
))
733 return submit_async (ehci
, ep
, urb
, &qtd_list
, mem_flags
);
736 if (!qh_urb_transaction (ehci
, urb
, &qtd_list
, mem_flags
))
738 return intr_submit (ehci
, ep
, urb
, &qtd_list
, mem_flags
);
740 case PIPE_ISOCHRONOUS
:
741 if (urb
->dev
->speed
== USB_SPEED_HIGH
)
742 return itd_submit (ehci
, urb
, mem_flags
);
744 return sitd_submit (ehci
, urb
, mem_flags
);
748 static void unlink_async (struct ehci_hcd
*ehci
, struct ehci_qh
*qh
)
750 /* if we need to use IAA and it's busy, defer */
751 if (qh
->qh_state
== QH_STATE_LINKED
753 && HC_IS_RUNNING (ehci_to_hcd(ehci
)->state
)) {
754 struct ehci_qh
*last
;
756 for (last
= ehci
->reclaim
;
758 last
= last
->reclaim
)
760 qh
->qh_state
= QH_STATE_UNLINK_WAIT
;
763 /* bypass IAA if the hc can't care */
764 } else if (!HC_IS_RUNNING (ehci_to_hcd(ehci
)->state
) && ehci
->reclaim
)
765 end_unlink_async (ehci
);
767 /* something else might have unlinked the qh by now */
768 if (qh
->qh_state
== QH_STATE_LINKED
)
769 start_unlink_async (ehci
, qh
);
772 /* remove from hardware lists
773 * completions normally happen asynchronously
776 static int ehci_urb_dequeue (struct usb_hcd
*hcd
, struct urb
*urb
)
778 struct ehci_hcd
*ehci
= hcd_to_ehci (hcd
);
782 spin_lock_irqsave (&ehci
->lock
, flags
);
783 switch (usb_pipetype (urb
->pipe
)) {
784 // case PIPE_CONTROL:
787 qh
= (struct ehci_qh
*) urb
->hcpriv
;
790 unlink_async (ehci
, qh
);
794 qh
= (struct ehci_qh
*) urb
->hcpriv
;
797 switch (qh
->qh_state
) {
798 case QH_STATE_LINKED
:
799 intr_deschedule (ehci
, qh
);
802 qh_completions (ehci
, qh
);
805 ehci_dbg (ehci
, "bogus qh %p state %d\n",
810 /* reschedule QH iff another request is queued */
811 if (!list_empty (&qh
->qtd_list
)
812 && HC_IS_RUNNING (hcd
->state
)) {
815 status
= qh_schedule (ehci
, qh
);
816 spin_unlock_irqrestore (&ehci
->lock
, flags
);
819 // shouldn't happen often, but ...
820 // FIXME kill those tds' urbs
821 err ("can't reschedule qh %p, err %d",
828 case PIPE_ISOCHRONOUS
:
831 // wait till next completion, do it then.
832 // completion irqs can wait up to 1024 msec,
836 spin_unlock_irqrestore (&ehci
->lock
, flags
);
840 /*-------------------------------------------------------------------------*/
842 // bulk qh holds the data toggle
845 ehci_endpoint_disable (struct usb_hcd
*hcd
, struct usb_host_endpoint
*ep
)
847 struct ehci_hcd
*ehci
= hcd_to_ehci (hcd
);
849 struct ehci_qh
*qh
, *tmp
;
851 /* ASSERT: any requests/urbs are being unlinked */
852 /* ASSERT: nobody can be submitting urbs for this any more */
855 spin_lock_irqsave (&ehci
->lock
, flags
);
860 /* endpoints can be iso streams. for now, we don't
861 * accelerate iso completions ... so spin a while.
863 if (qh
->hw_info1
== 0) {
864 ehci_vdbg (ehci
, "iso delay\n");
868 if (!HC_IS_RUNNING (hcd
->state
))
869 qh
->qh_state
= QH_STATE_IDLE
;
870 switch (qh
->qh_state
) {
871 case QH_STATE_LINKED
:
872 for (tmp
= ehci
->async
->qh_next
.qh
;
874 tmp
= tmp
->qh_next
.qh
)
876 /* periodic qh self-unlinks on empty */
879 unlink_async (ehci
, qh
);
881 case QH_STATE_UNLINK
: /* wait for hw to finish? */
883 spin_unlock_irqrestore (&ehci
->lock
, flags
);
884 schedule_timeout_uninterruptible(1);
886 case QH_STATE_IDLE
: /* fully unlinked */
887 if (list_empty (&qh
->qtd_list
)) {
891 /* else FALL THROUGH */
894 /* caller was supposed to have unlinked any requests;
895 * that's not our job. just leak this memory.
897 ehci_err (ehci
, "qh %p (#%02x) state %d%s\n",
898 qh
, ep
->desc
.bEndpointAddress
, qh
->qh_state
,
899 list_empty (&qh
->qtd_list
) ? "" : "(has tds)");
904 spin_unlock_irqrestore (&ehci
->lock
, flags
);
908 static int ehci_get_frame (struct usb_hcd
*hcd
)
910 struct ehci_hcd
*ehci
= hcd_to_ehci (hcd
);
911 return (ehci_readl(ehci
, &ehci
->regs
->frame_index
) >> 3) %
915 /*-------------------------------------------------------------------------*/
917 #define DRIVER_INFO DRIVER_VERSION " " DRIVER_DESC
919 MODULE_DESCRIPTION (DRIVER_INFO
);
920 MODULE_AUTHOR (DRIVER_AUTHOR
);
921 MODULE_LICENSE ("GPL");
924 #include "ehci-pci.c"
925 #define PCI_DRIVER ehci_pci_driver
928 #ifdef CONFIG_MPC834x
929 #include "ehci-fsl.c"
930 #define PLATFORM_DRIVER ehci_fsl_driver
933 #ifdef CONFIG_SOC_AU1200
934 #include "ehci-au1xxx.c"
935 #define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
938 #ifdef CONFIG_PPC_PS3
939 #include "ehci-ps3.c"
940 #define PS3_SYSTEM_BUS_DRIVER ps3_ehci_sb_driver
943 #if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
944 !defined(PS3_SYSTEM_BUS_DRIVER)
945 #error "missing bus glue for ehci-hcd"
948 static int __init
ehci_hcd_init(void)
952 pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
954 sizeof(struct ehci_qh
), sizeof(struct ehci_qtd
),
955 sizeof(struct ehci_itd
), sizeof(struct ehci_sitd
));
957 #ifdef PLATFORM_DRIVER
958 retval
= platform_driver_register(&PLATFORM_DRIVER
);
964 retval
= pci_register_driver(&PCI_DRIVER
);
966 #ifdef PLATFORM_DRIVER
967 platform_driver_unregister(&PLATFORM_DRIVER
);
973 #ifdef PS3_SYSTEM_BUS_DRIVER
974 if (firmware_has_feature(FW_FEATURE_PS3_LV1
)) {
975 retval
= ps3_system_bus_driver_register(
976 &PS3_SYSTEM_BUS_DRIVER
);
978 #ifdef PLATFORM_DRIVER
979 platform_driver_unregister(&PLATFORM_DRIVER
);
982 pci_unregister_driver(&PCI_DRIVER
);
991 module_init(ehci_hcd_init
);
993 static void __exit
ehci_hcd_cleanup(void)
995 #ifdef PLATFORM_DRIVER
996 platform_driver_unregister(&PLATFORM_DRIVER
);
999 pci_unregister_driver(&PCI_DRIVER
);
1001 #ifdef PS3_SYSTEM_BUS_DRIVER
1002 if (firmware_has_feature(FW_FEATURE_PS3_LV1
))
1003 ps3_system_bus_driver_unregister(&PS3_SYSTEM_BUS_DRIVER
);
1006 module_exit(ehci_hcd_cleanup
);