2 * LatticeMico32 helper routines.
4 * Copyright (c) 2010 Michael Walle <michael@walle.cc>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 #include "qemu/host-utils.h"
23 int cpu_lm32_handle_mmu_fault(CPULM32State
*env
, target_ulong address
, int rw
,
28 address
&= TARGET_PAGE_MASK
;
30 if (env
->flags
& LM32_FLAG_IGNORE_MSB
) {
31 tlb_set_page(env
, address
, address
& 0x7fffffff, prot
, mmu_idx
,
34 tlb_set_page(env
, address
, address
, prot
, mmu_idx
, TARGET_PAGE_SIZE
);
40 hwaddr
cpu_get_phys_page_debug(CPULM32State
*env
, target_ulong addr
)
42 return addr
& TARGET_PAGE_MASK
;
45 void lm32_cpu_do_interrupt(CPUState
*cs
)
47 LM32CPU
*cpu
= LM32_CPU(cs
);
48 CPULM32State
*env
= &cpu
->env
;
50 qemu_log_mask(CPU_LOG_INT
,
51 "exception at pc=%x type=%x\n", env
->pc
, env
->exception_index
);
53 switch (env
->exception_index
) {
54 case EXCP_INSN_BUS_ERROR
:
55 case EXCP_DATA_BUS_ERROR
:
56 case EXCP_DIVIDE_BY_ZERO
:
59 /* non-debug exceptions */
60 env
->regs
[R_EA
] = env
->pc
;
61 env
->ie
|= (env
->ie
& IE_IE
) ? IE_EIE
: 0;
63 if (env
->dc
& DC_RE
) {
64 env
->pc
= env
->deba
+ (env
->exception_index
* 32);
66 env
->pc
= env
->eba
+ (env
->exception_index
* 32);
68 log_cpu_state_mask(CPU_LOG_INT
, env
, 0);
72 /* debug exceptions */
73 env
->regs
[R_BA
] = env
->pc
;
74 env
->ie
|= (env
->ie
& IE_IE
) ? IE_BIE
: 0;
76 env
->pc
= env
->deba
+ (env
->exception_index
* 32);
77 log_cpu_state_mask(CPU_LOG_INT
, env
, 0);
80 cpu_abort(env
, "unhandled exception type=%d\n",
81 env
->exception_index
);
89 uint8_t num_interrupts
;
90 uint8_t num_breakpoints
;
91 uint8_t num_watchpoints
;
95 static const LM32Def lm32_defs
[] = {
100 .num_breakpoints
= 4,
101 .num_watchpoints
= 4,
102 .features
= (LM32_FEATURE_SHIFT
103 | LM32_FEATURE_SIGN_EXTEND
104 | LM32_FEATURE_CYCLE_COUNT
),
107 .name
= "lm32-standard",
109 .num_interrupts
= 32,
110 .num_breakpoints
= 4,
111 .num_watchpoints
= 4,
112 .features
= (LM32_FEATURE_MULTIPLY
113 | LM32_FEATURE_DIVIDE
115 | LM32_FEATURE_SIGN_EXTEND
116 | LM32_FEATURE_I_CACHE
117 | LM32_FEATURE_CYCLE_COUNT
),
122 .num_interrupts
= 32,
123 .num_breakpoints
= 4,
124 .num_watchpoints
= 4,
125 .features
= (LM32_FEATURE_MULTIPLY
126 | LM32_FEATURE_DIVIDE
128 | LM32_FEATURE_SIGN_EXTEND
129 | LM32_FEATURE_I_CACHE
130 | LM32_FEATURE_D_CACHE
131 | LM32_FEATURE_CYCLE_COUNT
),
135 void cpu_lm32_list(FILE *f
, fprintf_function cpu_fprintf
)
139 cpu_fprintf(f
, "Available CPUs:\n");
140 for (i
= 0; i
< ARRAY_SIZE(lm32_defs
); i
++) {
141 cpu_fprintf(f
, " %s\n", lm32_defs
[i
].name
);
145 static const LM32Def
*cpu_lm32_find_by_name(const char *name
)
149 for (i
= 0; i
< ARRAY_SIZE(lm32_defs
); i
++) {
150 if (strcasecmp(name
, lm32_defs
[i
].name
) == 0) {
151 return &lm32_defs
[i
];
158 static uint32_t cfg_by_def(const LM32Def
*def
)
162 if (def
->features
& LM32_FEATURE_MULTIPLY
) {
166 if (def
->features
& LM32_FEATURE_DIVIDE
) {
170 if (def
->features
& LM32_FEATURE_SHIFT
) {
174 if (def
->features
& LM32_FEATURE_SIGN_EXTEND
) {
178 if (def
->features
& LM32_FEATURE_I_CACHE
) {
182 if (def
->features
& LM32_FEATURE_D_CACHE
) {
186 if (def
->features
& LM32_FEATURE_CYCLE_COUNT
) {
190 cfg
|= (def
->num_interrupts
<< CFG_INT_SHIFT
);
191 cfg
|= (def
->num_breakpoints
<< CFG_BP_SHIFT
);
192 cfg
|= (def
->num_watchpoints
<< CFG_WP_SHIFT
);
193 cfg
|= (def
->revision
<< CFG_REV_SHIFT
);
198 LM32CPU
*cpu_lm32_init(const char *cpu_model
)
204 def
= cpu_lm32_find_by_name(cpu_model
);
209 cpu
= LM32_CPU(object_new(TYPE_LM32_CPU
));
212 env
->features
= def
->features
;
213 env
->num_bps
= def
->num_breakpoints
;
214 env
->num_wps
= def
->num_watchpoints
;
215 env
->cfg
= cfg_by_def(def
);
217 object_property_set_bool(OBJECT(cpu
), true, "realized", NULL
);
222 /* Some soc ignores the MSB on the address bus. Thus creating a shadow memory
223 * area. As a general rule, 0x00000000-0x7fffffff is cached, whereas
224 * 0x80000000-0xffffffff is not cached and used to access IO devices. */
225 void cpu_lm32_set_phys_msb_ignore(CPULM32State
*env
, int value
)
228 env
->flags
|= LM32_FLAG_IGNORE_MSB
;
230 env
->flags
&= ~LM32_FLAG_IGNORE_MSB
;