2 * common defines for all CPUs
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
23 #error cpu.h included from common code
29 #include "qemu/osdep.h"
30 #include "qemu/queue.h"
31 #include "exec/hwaddr.h"
33 #ifndef TARGET_LONG_BITS
34 #error TARGET_LONG_BITS must be defined before including this header
37 #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
39 /* target_ulong is the type of a virtual address */
40 #if TARGET_LONG_SIZE == 4
41 typedef int32_t target_long
;
42 typedef uint32_t target_ulong
;
43 #define TARGET_FMT_lx "%08x"
44 #define TARGET_FMT_ld "%d"
45 #define TARGET_FMT_lu "%u"
46 #elif TARGET_LONG_SIZE == 8
47 typedef int64_t target_long
;
48 typedef uint64_t target_ulong
;
49 #define TARGET_FMT_lx "%016" PRIx64
50 #define TARGET_FMT_ld "%" PRId64
51 #define TARGET_FMT_lu "%" PRIu64
53 #error TARGET_LONG_SIZE undefined
56 #define EXCP_INTERRUPT 0x10000 /* async interruption */
57 #define EXCP_HLT 0x10001 /* hlt instruction reached */
58 #define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
59 #define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
61 #define TB_JMP_CACHE_BITS 12
62 #define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
64 /* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
65 addresses on the same page. The top bits are the same. This allows
66 TLB invalidation to quickly clear a subset of the hash table. */
67 #define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
68 #define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
69 #define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
70 #define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
72 #if !defined(CONFIG_USER_ONLY)
73 #define CPU_TLB_BITS 8
74 #define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
76 #if HOST_LONG_BITS == 32 && TARGET_LONG_BITS == 32
77 #define CPU_TLB_ENTRY_BITS 4
79 #define CPU_TLB_ENTRY_BITS 5
82 typedef struct CPUTLBEntry
{
83 /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address
84 bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not
86 bit 3 : indicates that the entry is invalid
89 target_ulong addr_read
;
90 target_ulong addr_write
;
91 target_ulong addr_code
;
92 /* Addend to virtual address to get host address. IO accesses
93 use the corresponding iotlb value. */
95 /* padding to get a power of two size */
96 uint8_t dummy
[(1 << CPU_TLB_ENTRY_BITS
) -
97 (sizeof(target_ulong
) * 3 +
98 ((-sizeof(target_ulong
) * 3) & (sizeof(uintptr_t) - 1)) +
102 extern int CPUTLBEntry_wrong_size
[sizeof(CPUTLBEntry
) == (1 << CPU_TLB_ENTRY_BITS
) ? 1 : -1];
104 #define CPU_COMMON_TLB \
105 /* The meaning of the MMU modes is defined in the target code. */ \
106 CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
107 hwaddr iotlb[NB_MMU_MODES][CPU_TLB_SIZE]; \
108 target_ulong tlb_flush_addr; \
109 target_ulong tlb_flush_mask;
113 #define CPU_COMMON_TLB
118 #ifdef HOST_WORDS_BIGENDIAN
119 typedef struct icount_decr_u16
{
124 typedef struct icount_decr_u16
{
130 typedef struct CPUBreakpoint
{
132 int flags
; /* BP_* */
133 QTAILQ_ENTRY(CPUBreakpoint
) entry
;
136 typedef struct CPUWatchpoint
{
138 target_ulong len_mask
;
139 int flags
; /* BP_* */
140 QTAILQ_ENTRY(CPUWatchpoint
) entry
;
143 #define CPU_TEMP_BUF_NLONGS 128
145 /* soft mmu support */ \
146 /* in order to avoid passing too many arguments to the MMIO \
147 helpers, we store some rarely used information in the CPU \
149 uintptr_t mem_io_pc; /* host pc at which the memory was \
151 target_ulong mem_io_vaddr; /* target virtual addr at which the \
152 memory was accessed */ \
154 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
155 /* buffer for temporaries in the code generator */ \
156 long temp_buf[CPU_TEMP_BUF_NLONGS]; \
158 int64_t icount_extra; /* Instructions until next timer event. */ \
159 /* Number of cycles left, with interrupt flag in high bit. \
160 This allows a single read-compare-cbranch-write sequence to test \
161 for both decrementer underflow and exceptions. */ \
164 icount_decr_u16 u16; \
166 uint32_t can_do_io; /* nonzero if memory mapped IO is safe. */ \
168 /* from this point: preserved by CPU reset */ \
169 /* ice debug support */ \
170 QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints; \
171 int singlestep_enabled; \
173 QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints; \
174 CPUWatchpoint *watchpoint_hit; \
176 struct GDBRegisterState *gdb_regs; \
178 /* Core interrupt code */ \
179 sigjmp_buf jmp_env; \
180 int exception_index; \
182 CPUArchState *next_cpu; /* next CPU sharing TB cache */ \
186 const char *cpu_model_str;