2 * Samsung exynos4210 Pulse Width Modulation Timer
4 * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd.
7 * Evgeny Voevodin <e.voevodin@samsung.com>
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
17 * See the GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, see <http://www.gnu.org/licenses/>.
23 #include "hw/sysbus.h"
24 #include "qemu/timer.h"
25 #include "qemu-common.h"
26 #include "hw/ptimer.h"
28 #include "hw/arm/exynos4210.h"
33 #define DPRINTF(fmt, ...) \
34 do { fprintf(stdout, "PWM: [%24s:%5d] " fmt, __func__, __LINE__, \
35 ## __VA_ARGS__); } while (0)
37 #define DPRINTF(fmt, ...) do {} while (0)
40 #define EXYNOS4210_PWM_TIMERS_NUM 5
41 #define EXYNOS4210_PWM_REG_MEM_SIZE 0x50
60 #define TINT_CSTAT 0x0044
62 #define TCNTB(x) (0xC * (x))
63 #define TCMPB(x) (0xC * (x) + 1)
64 #define TCNTO(x) (0xC * (x) + 2)
66 #define GET_PRESCALER(reg, x) (((reg) & (0xFF << (8 * (x)))) >> 8 * (x))
67 #define GET_DIVIDER(reg, x) (1 << (((reg) & (0xF << (4 * (x)))) >> (4 * (x))))
70 * Attention! Timer4 doesn't have OUTPUT_INVERTER,
71 * so Auto Reload bit is not accessible by macros!
73 #define TCON_TIMER_BASE(x) (((x) ? 1 : 0) * 4 + 4 * (x))
74 #define TCON_TIMER_START(x) (1 << (TCON_TIMER_BASE(x) + 0))
75 #define TCON_TIMER_MANUAL_UPD(x) (1 << (TCON_TIMER_BASE(x) + 1))
76 #define TCON_TIMER_OUTPUT_INV(x) (1 << (TCON_TIMER_BASE(x) + 2))
77 #define TCON_TIMER_AUTO_RELOAD(x) (1 << (TCON_TIMER_BASE(x) + 3))
78 #define TCON_TIMER4_AUTO_RELOAD (1 << 22)
80 #define TINT_CSTAT_STATUS(x) (1 << (5 + (x)))
81 #define TINT_CSTAT_ENABLE(x) (1 << (x))
85 uint32_t id
; /* timer id */
86 qemu_irq irq
; /* local timer irq */
87 uint32_t freq
; /* timer frequency */
89 /* use ptimer.c to represent count down timer */
90 ptimer_state
*ptimer
; /* timer */
93 uint32_t reg_tcntb
; /* counter register buffer */
94 uint32_t reg_tcmpb
; /* compare register buffer */
96 struct Exynos4210PWMState
*parent
;
101 typedef struct Exynos4210PWMState
{
105 uint32_t reg_tcfg
[2];
107 uint32_t reg_tint_cstat
;
109 Exynos4210PWM timer
[EXYNOS4210_PWM_TIMERS_NUM
];
111 } Exynos4210PWMState
;
114 static const VMStateDescription vmstate_exynos4210_pwm
= {
115 .name
= "exynos4210.pwm.pwm",
117 .minimum_version_id
= 1,
118 .minimum_version_id_old
= 1,
119 .fields
= (VMStateField
[]) {
120 VMSTATE_UINT32(id
, Exynos4210PWM
),
121 VMSTATE_UINT32(freq
, Exynos4210PWM
),
122 VMSTATE_PTIMER(ptimer
, Exynos4210PWM
),
123 VMSTATE_UINT32(reg_tcntb
, Exynos4210PWM
),
124 VMSTATE_UINT32(reg_tcmpb
, Exynos4210PWM
),
125 VMSTATE_END_OF_LIST()
129 static const VMStateDescription vmstate_exynos4210_pwm_state
= {
130 .name
= "exynos4210.pwm",
132 .minimum_version_id
= 1,
133 .minimum_version_id_old
= 1,
134 .fields
= (VMStateField
[]) {
135 VMSTATE_UINT32_ARRAY(reg_tcfg
, Exynos4210PWMState
, 2),
136 VMSTATE_UINT32(reg_tcon
, Exynos4210PWMState
),
137 VMSTATE_UINT32(reg_tint_cstat
, Exynos4210PWMState
),
138 VMSTATE_STRUCT_ARRAY(timer
, Exynos4210PWMState
,
139 EXYNOS4210_PWM_TIMERS_NUM
, 0,
140 vmstate_exynos4210_pwm
, Exynos4210PWM
),
141 VMSTATE_END_OF_LIST()
146 * PWM update frequency
148 static void exynos4210_pwm_update_freq(Exynos4210PWMState
*s
, uint32_t id
)
151 freq
= s
->timer
[id
].freq
;
153 s
->timer
[id
].freq
= 24000000 /
154 ((GET_PRESCALER(s
->reg_tcfg
[0], 1) + 1) *
155 (GET_DIVIDER(s
->reg_tcfg
[1], id
)));
157 s
->timer
[id
].freq
= 24000000 /
158 ((GET_PRESCALER(s
->reg_tcfg
[0], 0) + 1) *
159 (GET_DIVIDER(s
->reg_tcfg
[1], id
)));
162 if (freq
!= s
->timer
[id
].freq
) {
163 ptimer_set_freq(s
->timer
[id
].ptimer
, s
->timer
[id
].freq
);
164 DPRINTF("freq=%dHz\n", s
->timer
[id
].freq
);
169 * Counter tick handler
171 static void exynos4210_pwm_tick(void *opaque
)
173 Exynos4210PWM
*s
= (Exynos4210PWM
*)opaque
;
174 Exynos4210PWMState
*p
= (Exynos4210PWMState
*)s
->parent
;
178 DPRINTF("timer %d tick\n", id
);
181 p
->reg_tint_cstat
|= TINT_CSTAT_STATUS(id
);
184 if (p
->reg_tint_cstat
& TINT_CSTAT_ENABLE(id
)) {
185 DPRINTF("timer %d IRQ\n", id
);
186 qemu_irq_raise(p
->timer
[id
].irq
);
191 cmp
= p
->reg_tcon
& TCON_TIMER_AUTO_RELOAD(id
);
193 cmp
= p
->reg_tcon
& TCON_TIMER4_AUTO_RELOAD
;
197 DPRINTF("auto reload timer %d count to %x\n", id
,
198 p
->timer
[id
].reg_tcntb
);
199 ptimer_set_count(p
->timer
[id
].ptimer
, p
->timer
[id
].reg_tcntb
);
200 ptimer_run(p
->timer
[id
].ptimer
, 1);
202 /* stop timer, set status to STOP, see Basic Timer Operation */
203 p
->reg_tcon
&= ~TCON_TIMER_START(id
);
204 ptimer_stop(p
->timer
[id
].ptimer
);
211 static uint64_t exynos4210_pwm_read(void *opaque
, hwaddr offset
,
214 Exynos4210PWMState
*s
= (Exynos4210PWMState
*)opaque
;
219 case TCFG0
: case TCFG1
:
220 index
= (offset
- TCFG0
) >> 2;
221 value
= s
->reg_tcfg
[index
];
228 case TCNTB0
: case TCNTB1
:
229 case TCNTB2
: case TCNTB3
: case TCNTB4
:
230 index
= (offset
- TCNTB0
) / 0xC;
231 value
= s
->timer
[index
].reg_tcntb
;
234 case TCMPB0
: case TCMPB1
:
235 case TCMPB2
: case TCMPB3
:
236 index
= (offset
- TCMPB0
) / 0xC;
237 value
= s
->timer
[index
].reg_tcmpb
;
240 case TCNTO0
: case TCNTO1
:
241 case TCNTO2
: case TCNTO3
: case TCNTO4
:
242 index
= (offset
== TCNTO4
) ? 4 : (offset
- TCNTO0
) / 0xC;
243 value
= ptimer_get_count(s
->timer
[index
].ptimer
);
247 value
= s
->reg_tint_cstat
;
252 "[exynos4210.pwm: bad read offset " TARGET_FMT_plx
"]\n",
262 static void exynos4210_pwm_write(void *opaque
, hwaddr offset
,
263 uint64_t value
, unsigned size
)
265 Exynos4210PWMState
*s
= (Exynos4210PWMState
*)opaque
;
271 case TCFG0
: case TCFG1
:
272 index
= (offset
- TCFG0
) >> 2;
273 s
->reg_tcfg
[index
] = value
;
275 /* update timers frequencies */
276 for (i
= 0; i
< EXYNOS4210_PWM_TIMERS_NUM
; i
++) {
277 exynos4210_pwm_update_freq(s
, s
->timer
[i
].id
);
282 for (i
= 0; i
< EXYNOS4210_PWM_TIMERS_NUM
; i
++) {
283 if ((value
& TCON_TIMER_MANUAL_UPD(i
)) >
284 (s
->reg_tcon
& TCON_TIMER_MANUAL_UPD(i
))) {
286 * TCNTB and TCMPB are loaded into TCNT and TCMP.
290 /* this will start timer to run, this ok, because
291 * during processing start bit timer will be stopped
293 ptimer_set_count(s
->timer
[i
].ptimer
, s
->timer
[i
].reg_tcntb
);
294 DPRINTF("set timer %d count to %x\n", i
,
295 s
->timer
[i
].reg_tcntb
);
298 if ((value
& TCON_TIMER_START(i
)) >
299 (s
->reg_tcon
& TCON_TIMER_START(i
))) {
300 /* changed to start */
301 ptimer_run(s
->timer
[i
].ptimer
, 1);
302 DPRINTF("run timer %d\n", i
);
305 if ((value
& TCON_TIMER_START(i
)) <
306 (s
->reg_tcon
& TCON_TIMER_START(i
))) {
307 /* changed to stop */
308 ptimer_stop(s
->timer
[i
].ptimer
);
309 DPRINTF("stop timer %d\n", i
);
315 case TCNTB0
: case TCNTB1
:
316 case TCNTB2
: case TCNTB3
: case TCNTB4
:
317 index
= (offset
- TCNTB0
) / 0xC;
318 s
->timer
[index
].reg_tcntb
= value
;
321 case TCMPB0
: case TCMPB1
:
322 case TCMPB2
: case TCMPB3
:
323 index
= (offset
- TCMPB0
) / 0xC;
324 s
->timer
[index
].reg_tcmpb
= value
;
328 new_val
= (s
->reg_tint_cstat
& 0x3E0) + (0x1F & value
);
329 new_val
&= ~(0x3E0 & value
);
331 for (i
= 0; i
< EXYNOS4210_PWM_TIMERS_NUM
; i
++) {
332 if ((new_val
& TINT_CSTAT_STATUS(i
)) <
333 (s
->reg_tint_cstat
& TINT_CSTAT_STATUS(i
))) {
334 qemu_irq_lower(s
->timer
[i
].irq
);
338 s
->reg_tint_cstat
= new_val
;
343 "[exynos4210.pwm: bad write offset " TARGET_FMT_plx
"]\n",
351 * Set default values to timer fields and registers
353 static void exynos4210_pwm_reset(DeviceState
*d
)
355 Exynos4210PWMState
*s
= (Exynos4210PWMState
*)d
;
357 s
->reg_tcfg
[0] = 0x0101;
358 s
->reg_tcfg
[1] = 0x0;
360 s
->reg_tint_cstat
= 0;
361 for (i
= 0; i
< EXYNOS4210_PWM_TIMERS_NUM
; i
++) {
362 s
->timer
[i
].reg_tcmpb
= 0;
363 s
->timer
[i
].reg_tcntb
= 0;
365 exynos4210_pwm_update_freq(s
, s
->timer
[i
].id
);
366 ptimer_stop(s
->timer
[i
].ptimer
);
370 static const MemoryRegionOps exynos4210_pwm_ops
= {
371 .read
= exynos4210_pwm_read
,
372 .write
= exynos4210_pwm_write
,
373 .endianness
= DEVICE_NATIVE_ENDIAN
,
377 * PWM timer initialization
379 static int exynos4210_pwm_init(SysBusDevice
*dev
)
381 Exynos4210PWMState
*s
= FROM_SYSBUS(Exynos4210PWMState
, dev
);
385 for (i
= 0; i
< EXYNOS4210_PWM_TIMERS_NUM
; i
++) {
386 bh
= qemu_bh_new(exynos4210_pwm_tick
, &s
->timer
[i
]);
387 sysbus_init_irq(dev
, &s
->timer
[i
].irq
);
388 s
->timer
[i
].ptimer
= ptimer_init(bh
);
390 s
->timer
[i
].parent
= s
;
393 memory_region_init_io(&s
->iomem
, &exynos4210_pwm_ops
, s
, "exynos4210-pwm",
394 EXYNOS4210_PWM_REG_MEM_SIZE
);
395 sysbus_init_mmio(dev
, &s
->iomem
);
400 static void exynos4210_pwm_class_init(ObjectClass
*klass
, void *data
)
402 DeviceClass
*dc
= DEVICE_CLASS(klass
);
403 SysBusDeviceClass
*k
= SYS_BUS_DEVICE_CLASS(klass
);
405 k
->init
= exynos4210_pwm_init
;
406 dc
->reset
= exynos4210_pwm_reset
;
407 dc
->vmsd
= &vmstate_exynos4210_pwm_state
;
410 static const TypeInfo exynos4210_pwm_info
= {
411 .name
= "exynos4210.pwm",
412 .parent
= TYPE_SYS_BUS_DEVICE
,
413 .instance_size
= sizeof(Exynos4210PWMState
),
414 .class_init
= exynos4210_pwm_class_init
,
417 static void exynos4210_pwm_register_types(void)
419 type_register_static(&exynos4210_pwm_info
);
422 type_init(exynos4210_pwm_register_types
)