2 * Intel XScale PXA255/270 GPIO controller emulation.
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <balrog@zabor.org>
7 * This code is licensed under the GPL.
14 #define PXA2XX_GPIO_BANKS 4
16 typedef struct PXA2xxGPIOInfo PXA2xxGPIOInfo
;
17 struct PXA2xxGPIOInfo
{
20 qemu_irq irq0
, irq1
, irqX
;
25 /* XXX: GNU C vectors are more suitable */
26 uint32_t ilevel
[PXA2XX_GPIO_BANKS
];
27 uint32_t olevel
[PXA2XX_GPIO_BANKS
];
28 uint32_t dir
[PXA2XX_GPIO_BANKS
];
29 uint32_t rising
[PXA2XX_GPIO_BANKS
];
30 uint32_t falling
[PXA2XX_GPIO_BANKS
];
31 uint32_t status
[PXA2XX_GPIO_BANKS
];
32 uint32_t gpsr
[PXA2XX_GPIO_BANKS
];
33 uint32_t gafr
[PXA2XX_GPIO_BANKS
* 2];
35 uint32_t prev_level
[PXA2XX_GPIO_BANKS
];
36 qemu_irq handler
[PXA2XX_GPIO_BANKS
* 32];
54 } pxa2xx_gpio_regs
[0x200] = {
55 [0 ... 0x1ff] = { GPIO_NONE
, 0 },
56 #define PXA2XX_REG(reg, a0, a1, a2, a3) \
57 [a0] = { reg, 0 }, [a1] = { reg, 1 }, [a2] = { reg, 2 }, [a3] = { reg, 3 },
59 PXA2XX_REG(GPLR
, 0x000, 0x004, 0x008, 0x100)
60 PXA2XX_REG(GPSR
, 0x018, 0x01c, 0x020, 0x118)
61 PXA2XX_REG(GPCR
, 0x024, 0x028, 0x02c, 0x124)
62 PXA2XX_REG(GPDR
, 0x00c, 0x010, 0x014, 0x10c)
63 PXA2XX_REG(GRER
, 0x030, 0x034, 0x038, 0x130)
64 PXA2XX_REG(GFER
, 0x03c, 0x040, 0x044, 0x13c)
65 PXA2XX_REG(GEDR
, 0x048, 0x04c, 0x050, 0x148)
66 PXA2XX_REG(GAFR_L
, 0x054, 0x05c, 0x064, 0x06c)
67 PXA2XX_REG(GAFR_U
, 0x058, 0x060, 0x068, 0x070)
70 static void pxa2xx_gpio_irq_update(PXA2xxGPIOInfo
*s
)
72 if (s
->status
[0] & (1 << 0))
73 qemu_irq_raise(s
->irq0
);
75 qemu_irq_lower(s
->irq0
);
77 if (s
->status
[0] & (1 << 1))
78 qemu_irq_raise(s
->irq1
);
80 qemu_irq_lower(s
->irq1
);
82 if ((s
->status
[0] & ~3) | s
->status
[1] | s
->status
[2] | s
->status
[3])
83 qemu_irq_raise(s
->irqX
);
85 qemu_irq_lower(s
->irqX
);
88 /* Bitmap of pins used as standby and sleep wake-up sources. */
89 static const int pxa2xx_gpio_wake
[PXA2XX_GPIO_BANKS
] = {
90 0x8003fe1b, 0x002001fc, 0xec080000, 0x0012007f,
93 static void pxa2xx_gpio_set(void *opaque
, int line
, int level
)
95 PXA2xxGPIOInfo
*s
= (PXA2xxGPIOInfo
*) opaque
;
99 if (line
>= s
->lines
) {
100 printf("%s: No GPIO pin %i\n", __FUNCTION__
, line
);
105 mask
= 1 << (line
& 31);
108 s
->status
[bank
] |= s
->rising
[bank
] & mask
&
109 ~s
->ilevel
[bank
] & ~s
->dir
[bank
];
110 s
->ilevel
[bank
] |= mask
;
112 s
->status
[bank
] |= s
->falling
[bank
] & mask
&
113 s
->ilevel
[bank
] & ~s
->dir
[bank
];
114 s
->ilevel
[bank
] &= ~mask
;
117 if (s
->status
[bank
] & mask
)
118 pxa2xx_gpio_irq_update(s
);
121 if (s
->cpu
->env
.halted
&& (mask
& ~s
->dir
[bank
] & pxa2xx_gpio_wake
[bank
])) {
122 cpu_interrupt(&s
->cpu
->env
, CPU_INTERRUPT_EXITTB
);
126 static void pxa2xx_gpio_handler_update(PXA2xxGPIOInfo
*s
) {
127 uint32_t level
, diff
;
129 for (i
= 0; i
< PXA2XX_GPIO_BANKS
; i
++) {
130 level
= s
->olevel
[i
] & s
->dir
[i
];
132 for (diff
= s
->prev_level
[i
] ^ level
; diff
; diff
^= 1 << bit
) {
135 qemu_set_irq(s
->handler
[line
], (level
>> bit
) & 1);
138 s
->prev_level
[i
] = level
;
142 static uint64_t pxa2xx_gpio_read(void *opaque
, hwaddr offset
,
145 PXA2xxGPIOInfo
*s
= (PXA2xxGPIOInfo
*) opaque
;
151 bank
= pxa2xx_gpio_regs
[offset
].bank
;
152 switch (pxa2xx_gpio_regs
[offset
].reg
) {
153 case GPDR
: /* GPIO Pin-Direction registers */
156 case GPSR
: /* GPIO Pin-Output Set registers */
157 printf("%s: Read from a write-only register " REG_FMT
"\n",
158 __FUNCTION__
, offset
);
159 return s
->gpsr
[bank
]; /* Return last written value. */
161 case GPCR
: /* GPIO Pin-Output Clear registers */
162 printf("%s: Read from a write-only register " REG_FMT
"\n",
163 __FUNCTION__
, offset
);
164 return 31337; /* Specified as unpredictable in the docs. */
166 case GRER
: /* GPIO Rising-Edge Detect Enable registers */
167 return s
->rising
[bank
];
169 case GFER
: /* GPIO Falling-Edge Detect Enable registers */
170 return s
->falling
[bank
];
172 case GAFR_L
: /* GPIO Alternate Function registers */
173 return s
->gafr
[bank
* 2];
175 case GAFR_U
: /* GPIO Alternate Function registers */
176 return s
->gafr
[bank
* 2 + 1];
178 case GPLR
: /* GPIO Pin-Level registers */
179 ret
= (s
->olevel
[bank
] & s
->dir
[bank
]) |
180 (s
->ilevel
[bank
] & ~s
->dir
[bank
]);
181 qemu_irq_raise(s
->read_notify
);
184 case GEDR
: /* GPIO Edge Detect Status registers */
185 return s
->status
[bank
];
188 hw_error("%s: Bad offset " REG_FMT
"\n", __FUNCTION__
, offset
);
194 static void pxa2xx_gpio_write(void *opaque
, hwaddr offset
,
195 uint64_t value
, unsigned size
)
197 PXA2xxGPIOInfo
*s
= (PXA2xxGPIOInfo
*) opaque
;
202 bank
= pxa2xx_gpio_regs
[offset
].bank
;
203 switch (pxa2xx_gpio_regs
[offset
].reg
) {
204 case GPDR
: /* GPIO Pin-Direction registers */
205 s
->dir
[bank
] = value
;
206 pxa2xx_gpio_handler_update(s
);
209 case GPSR
: /* GPIO Pin-Output Set registers */
210 s
->olevel
[bank
] |= value
;
211 pxa2xx_gpio_handler_update(s
);
212 s
->gpsr
[bank
] = value
;
215 case GPCR
: /* GPIO Pin-Output Clear registers */
216 s
->olevel
[bank
] &= ~value
;
217 pxa2xx_gpio_handler_update(s
);
220 case GRER
: /* GPIO Rising-Edge Detect Enable registers */
221 s
->rising
[bank
] = value
;
224 case GFER
: /* GPIO Falling-Edge Detect Enable registers */
225 s
->falling
[bank
] = value
;
228 case GAFR_L
: /* GPIO Alternate Function registers */
229 s
->gafr
[bank
* 2] = value
;
232 case GAFR_U
: /* GPIO Alternate Function registers */
233 s
->gafr
[bank
* 2 + 1] = value
;
236 case GEDR
: /* GPIO Edge Detect Status registers */
237 s
->status
[bank
] &= ~value
;
238 pxa2xx_gpio_irq_update(s
);
242 hw_error("%s: Bad offset " REG_FMT
"\n", __FUNCTION__
, offset
);
246 static const MemoryRegionOps pxa_gpio_ops
= {
247 .read
= pxa2xx_gpio_read
,
248 .write
= pxa2xx_gpio_write
,
249 .endianness
= DEVICE_NATIVE_ENDIAN
,
252 DeviceState
*pxa2xx_gpio_init(hwaddr base
,
253 ARMCPU
*cpu
, DeviceState
*pic
, int lines
)
255 CPUState
*cs
= CPU(cpu
);
258 dev
= qdev_create(NULL
, "pxa2xx-gpio");
259 qdev_prop_set_int32(dev
, "lines", lines
);
260 qdev_prop_set_int32(dev
, "ncpu", cs
->cpu_index
);
261 qdev_init_nofail(dev
);
263 sysbus_mmio_map(sysbus_from_qdev(dev
), 0, base
);
264 sysbus_connect_irq(sysbus_from_qdev(dev
), 0,
265 qdev_get_gpio_in(pic
, PXA2XX_PIC_GPIO_0
));
266 sysbus_connect_irq(sysbus_from_qdev(dev
), 1,
267 qdev_get_gpio_in(pic
, PXA2XX_PIC_GPIO_1
));
268 sysbus_connect_irq(sysbus_from_qdev(dev
), 2,
269 qdev_get_gpio_in(pic
, PXA2XX_PIC_GPIO_X
));
274 static int pxa2xx_gpio_initfn(SysBusDevice
*dev
)
278 s
= FROM_SYSBUS(PXA2xxGPIOInfo
, dev
);
280 s
->cpu
= ARM_CPU(qemu_get_cpu(s
->ncpu
));
282 qdev_init_gpio_in(&dev
->qdev
, pxa2xx_gpio_set
, s
->lines
);
283 qdev_init_gpio_out(&dev
->qdev
, s
->handler
, s
->lines
);
285 memory_region_init_io(&s
->iomem
, &pxa_gpio_ops
, s
, "pxa2xx-gpio", 0x1000);
286 sysbus_init_mmio(dev
, &s
->iomem
);
287 sysbus_init_irq(dev
, &s
->irq0
);
288 sysbus_init_irq(dev
, &s
->irq1
);
289 sysbus_init_irq(dev
, &s
->irqX
);
295 * Registers a callback to notify on GPLR reads. This normally
296 * shouldn't be needed but it is used for the hack on Spitz machines.
298 void pxa2xx_gpio_read_notifier(DeviceState
*dev
, qemu_irq handler
)
300 PXA2xxGPIOInfo
*s
= FROM_SYSBUS(PXA2xxGPIOInfo
, sysbus_from_qdev(dev
));
301 s
->read_notify
= handler
;
304 static const VMStateDescription vmstate_pxa2xx_gpio_regs
= {
305 .name
= "pxa2xx-gpio",
307 .minimum_version_id
= 1,
308 .minimum_version_id_old
= 1,
309 .fields
= (VMStateField
[]) {
310 VMSTATE_INT32(lines
, PXA2xxGPIOInfo
),
311 VMSTATE_UINT32_ARRAY(ilevel
, PXA2xxGPIOInfo
, PXA2XX_GPIO_BANKS
),
312 VMSTATE_UINT32_ARRAY(olevel
, PXA2xxGPIOInfo
, PXA2XX_GPIO_BANKS
),
313 VMSTATE_UINT32_ARRAY(dir
, PXA2xxGPIOInfo
, PXA2XX_GPIO_BANKS
),
314 VMSTATE_UINT32_ARRAY(rising
, PXA2xxGPIOInfo
, PXA2XX_GPIO_BANKS
),
315 VMSTATE_UINT32_ARRAY(falling
, PXA2xxGPIOInfo
, PXA2XX_GPIO_BANKS
),
316 VMSTATE_UINT32_ARRAY(status
, PXA2xxGPIOInfo
, PXA2XX_GPIO_BANKS
),
317 VMSTATE_UINT32_ARRAY(gafr
, PXA2xxGPIOInfo
, PXA2XX_GPIO_BANKS
* 2),
318 VMSTATE_END_OF_LIST(),
322 static Property pxa2xx_gpio_properties
[] = {
323 DEFINE_PROP_INT32("lines", PXA2xxGPIOInfo
, lines
, 0),
324 DEFINE_PROP_INT32("ncpu", PXA2xxGPIOInfo
, ncpu
, 0),
325 DEFINE_PROP_END_OF_LIST(),
328 static void pxa2xx_gpio_class_init(ObjectClass
*klass
, void *data
)
330 DeviceClass
*dc
= DEVICE_CLASS(klass
);
331 SysBusDeviceClass
*k
= SYS_BUS_DEVICE_CLASS(klass
);
333 k
->init
= pxa2xx_gpio_initfn
;
334 dc
->desc
= "PXA2xx GPIO controller";
335 dc
->props
= pxa2xx_gpio_properties
;
338 static const TypeInfo pxa2xx_gpio_info
= {
339 .name
= "pxa2xx-gpio",
340 .parent
= TYPE_SYS_BUS_DEVICE
,
341 .instance_size
= sizeof(PXA2xxGPIOInfo
),
342 .class_init
= pxa2xx_gpio_class_init
,
345 static void pxa2xx_gpio_register_types(void)
347 type_register_static(&pxa2xx_gpio_info
);
350 type_init(pxa2xx_gpio_register_types
)