fix printf rename fallout in mips_malta.c
[qemu/aliguori.git] / hw / cirrus_vga.c
blobb48930994a3c3f8d107323f0b074617436ad79e2
1 /*
2 * QEMU Cirrus CLGD 54xx VGA Emulator.
4 * Copyright (c) 2004 Fabrice Bellard
5 * Copyright (c) 2004 Makoto Suzuki (suzu)
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
26 * Reference: Finn Thogersons' VGADOC4b
27 * available at http://home.worldonline.dk/~finth/
29 #include "hw.h"
30 #include "pc.h"
31 #include "pci.h"
32 #include "console.h"
33 #include "vga_int.h"
34 #include "loader.h"
35 #include "exec-memory.h"
38 * TODO:
39 * - destination write mask support not complete (bits 5..7)
40 * - optimize linear mappings
41 * - optimize bitblt functions
44 //#define DEBUG_CIRRUS
45 //#define DEBUG_BITBLT
47 /***************************************
49 * definitions
51 ***************************************/
53 // ID
54 #define CIRRUS_ID_CLGD5422 (0x23<<2)
55 #define CIRRUS_ID_CLGD5426 (0x24<<2)
56 #define CIRRUS_ID_CLGD5424 (0x25<<2)
57 #define CIRRUS_ID_CLGD5428 (0x26<<2)
58 #define CIRRUS_ID_CLGD5430 (0x28<<2)
59 #define CIRRUS_ID_CLGD5434 (0x2A<<2)
60 #define CIRRUS_ID_CLGD5436 (0x2B<<2)
61 #define CIRRUS_ID_CLGD5446 (0x2E<<2)
63 // sequencer 0x07
64 #define CIRRUS_SR7_BPP_VGA 0x00
65 #define CIRRUS_SR7_BPP_SVGA 0x01
66 #define CIRRUS_SR7_BPP_MASK 0x0e
67 #define CIRRUS_SR7_BPP_8 0x00
68 #define CIRRUS_SR7_BPP_16_DOUBLEVCLK 0x02
69 #define CIRRUS_SR7_BPP_24 0x04
70 #define CIRRUS_SR7_BPP_16 0x06
71 #define CIRRUS_SR7_BPP_32 0x08
72 #define CIRRUS_SR7_ISAADDR_MASK 0xe0
74 // sequencer 0x0f
75 #define CIRRUS_MEMSIZE_512k 0x08
76 #define CIRRUS_MEMSIZE_1M 0x10
77 #define CIRRUS_MEMSIZE_2M 0x18
78 #define CIRRUS_MEMFLAGS_BANKSWITCH 0x80 // bank switching is enabled.
80 // sequencer 0x12
81 #define CIRRUS_CURSOR_SHOW 0x01
82 #define CIRRUS_CURSOR_HIDDENPEL 0x02
83 #define CIRRUS_CURSOR_LARGE 0x04 // 64x64 if set, 32x32 if clear
85 // sequencer 0x17
86 #define CIRRUS_BUSTYPE_VLBFAST 0x10
87 #define CIRRUS_BUSTYPE_PCI 0x20
88 #define CIRRUS_BUSTYPE_VLBSLOW 0x30
89 #define CIRRUS_BUSTYPE_ISA 0x38
90 #define CIRRUS_MMIO_ENABLE 0x04
91 #define CIRRUS_MMIO_USE_PCIADDR 0x40 // 0xb8000 if cleared.
92 #define CIRRUS_MEMSIZEEXT_DOUBLE 0x80
94 // control 0x0b
95 #define CIRRUS_BANKING_DUAL 0x01
96 #define CIRRUS_BANKING_GRANULARITY_16K 0x20 // set:16k, clear:4k
98 // control 0x30
99 #define CIRRUS_BLTMODE_BACKWARDS 0x01
100 #define CIRRUS_BLTMODE_MEMSYSDEST 0x02
101 #define CIRRUS_BLTMODE_MEMSYSSRC 0x04
102 #define CIRRUS_BLTMODE_TRANSPARENTCOMP 0x08
103 #define CIRRUS_BLTMODE_PATTERNCOPY 0x40
104 #define CIRRUS_BLTMODE_COLOREXPAND 0x80
105 #define CIRRUS_BLTMODE_PIXELWIDTHMASK 0x30
106 #define CIRRUS_BLTMODE_PIXELWIDTH8 0x00
107 #define CIRRUS_BLTMODE_PIXELWIDTH16 0x10
108 #define CIRRUS_BLTMODE_PIXELWIDTH24 0x20
109 #define CIRRUS_BLTMODE_PIXELWIDTH32 0x30
111 // control 0x31
112 #define CIRRUS_BLT_BUSY 0x01
113 #define CIRRUS_BLT_START 0x02
114 #define CIRRUS_BLT_RESET 0x04
115 #define CIRRUS_BLT_FIFOUSED 0x10
116 #define CIRRUS_BLT_AUTOSTART 0x80
118 // control 0x32
119 #define CIRRUS_ROP_0 0x00
120 #define CIRRUS_ROP_SRC_AND_DST 0x05
121 #define CIRRUS_ROP_NOP 0x06
122 #define CIRRUS_ROP_SRC_AND_NOTDST 0x09
123 #define CIRRUS_ROP_NOTDST 0x0b
124 #define CIRRUS_ROP_SRC 0x0d
125 #define CIRRUS_ROP_1 0x0e
126 #define CIRRUS_ROP_NOTSRC_AND_DST 0x50
127 #define CIRRUS_ROP_SRC_XOR_DST 0x59
128 #define CIRRUS_ROP_SRC_OR_DST 0x6d
129 #define CIRRUS_ROP_NOTSRC_OR_NOTDST 0x90
130 #define CIRRUS_ROP_SRC_NOTXOR_DST 0x95
131 #define CIRRUS_ROP_SRC_OR_NOTDST 0xad
132 #define CIRRUS_ROP_NOTSRC 0xd0
133 #define CIRRUS_ROP_NOTSRC_OR_DST 0xd6
134 #define CIRRUS_ROP_NOTSRC_AND_NOTDST 0xda
136 #define CIRRUS_ROP_NOP_INDEX 2
137 #define CIRRUS_ROP_SRC_INDEX 5
139 // control 0x33
140 #define CIRRUS_BLTMODEEXT_SOLIDFILL 0x04
141 #define CIRRUS_BLTMODEEXT_COLOREXPINV 0x02
142 #define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
144 // memory-mapped IO
145 #define CIRRUS_MMIO_BLTBGCOLOR 0x00 // dword
146 #define CIRRUS_MMIO_BLTFGCOLOR 0x04 // dword
147 #define CIRRUS_MMIO_BLTWIDTH 0x08 // word
148 #define CIRRUS_MMIO_BLTHEIGHT 0x0a // word
149 #define CIRRUS_MMIO_BLTDESTPITCH 0x0c // word
150 #define CIRRUS_MMIO_BLTSRCPITCH 0x0e // word
151 #define CIRRUS_MMIO_BLTDESTADDR 0x10 // dword
152 #define CIRRUS_MMIO_BLTSRCADDR 0x14 // dword
153 #define CIRRUS_MMIO_BLTWRITEMASK 0x17 // byte
154 #define CIRRUS_MMIO_BLTMODE 0x18 // byte
155 #define CIRRUS_MMIO_BLTROP 0x1a // byte
156 #define CIRRUS_MMIO_BLTMODEEXT 0x1b // byte
157 #define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c // word?
158 #define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20 // word?
159 #define CIRRUS_MMIO_LINEARDRAW_START_X 0x24 // word
160 #define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26 // word
161 #define CIRRUS_MMIO_LINEARDRAW_END_X 0x28 // word
162 #define CIRRUS_MMIO_LINEARDRAW_END_Y 0x2a // word
163 #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c // byte
164 #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d // byte
165 #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e // byte
166 #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f // byte
167 #define CIRRUS_MMIO_BRESENHAM_K1 0x30 // word
168 #define CIRRUS_MMIO_BRESENHAM_K3 0x32 // word
169 #define CIRRUS_MMIO_BRESENHAM_ERROR 0x34 // word
170 #define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36 // word
171 #define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38 // byte
172 #define CIRRUS_MMIO_LINEDRAW_MODE 0x39 // byte
173 #define CIRRUS_MMIO_BLTSTATUS 0x40 // byte
175 #define CIRRUS_PNPMMIO_SIZE 0x1000
177 #define ABS(a) ((signed)(a) > 0 ? a : -a)
179 #define BLTUNSAFE(s) \
181 ( /* check dst is within bounds */ \
182 (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \
183 + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
184 (s)->vga.vram_size \
185 ) || \
186 ( /* check src is within bounds */ \
187 (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \
188 + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
189 (s)->vga.vram_size \
193 struct CirrusVGAState;
194 typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
195 uint8_t * dst, const uint8_t * src,
196 int dstpitch, int srcpitch,
197 int bltwidth, int bltheight);
198 typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
199 uint8_t *dst, int dst_pitch, int width, int height);
201 typedef struct CirrusVGAState {
202 VGACommonState vga;
204 MemoryRegion cirrus_linear_io;
205 MemoryRegion cirrus_linear_bitblt_io;
206 MemoryRegion cirrus_mmio_io;
207 MemoryRegion pci_bar;
208 bool linear_vram; /* vga.vram mapped over cirrus_linear_io */
209 MemoryRegion low_mem_container; /* container for 0xa0000-0xc0000 */
210 MemoryRegion low_mem; /* always mapped, overridden by: */
211 MemoryRegion *cirrus_bank[2]; /* aliases at 0xa0000-0xb0000 */
212 uint32_t cirrus_addr_mask;
213 uint32_t linear_mmio_mask;
214 uint8_t cirrus_shadow_gr0;
215 uint8_t cirrus_shadow_gr1;
216 uint8_t cirrus_hidden_dac_lockindex;
217 uint8_t cirrus_hidden_dac_data;
218 uint32_t cirrus_bank_base[2];
219 uint32_t cirrus_bank_limit[2];
220 uint8_t cirrus_hidden_palette[48];
221 uint32_t hw_cursor_x;
222 uint32_t hw_cursor_y;
223 int cirrus_blt_pixelwidth;
224 int cirrus_blt_width;
225 int cirrus_blt_height;
226 int cirrus_blt_dstpitch;
227 int cirrus_blt_srcpitch;
228 uint32_t cirrus_blt_fgcol;
229 uint32_t cirrus_blt_bgcol;
230 uint32_t cirrus_blt_dstaddr;
231 uint32_t cirrus_blt_srcaddr;
232 uint8_t cirrus_blt_mode;
233 uint8_t cirrus_blt_modeext;
234 cirrus_bitblt_rop_t cirrus_rop;
235 #define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
236 uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
237 uint8_t *cirrus_srcptr;
238 uint8_t *cirrus_srcptr_end;
239 uint32_t cirrus_srccounter;
240 /* hwcursor display state */
241 int last_hw_cursor_size;
242 int last_hw_cursor_x;
243 int last_hw_cursor_y;
244 int last_hw_cursor_y_start;
245 int last_hw_cursor_y_end;
246 int real_vram_size; /* XXX: suppress that */
247 int device_id;
248 int bustype;
249 } CirrusVGAState;
251 typedef struct PCICirrusVGAState {
252 PCIDevice dev;
253 CirrusVGAState cirrus_vga;
254 } PCICirrusVGAState;
256 static uint8_t rop_to_index[256];
258 /***************************************
260 * prototypes.
262 ***************************************/
265 static void cirrus_bitblt_reset(CirrusVGAState *s);
266 static void cirrus_update_memory_access(CirrusVGAState *s);
268 /***************************************
270 * raster operations
272 ***************************************/
274 static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
275 uint8_t *dst,const uint8_t *src,
276 int dstpitch,int srcpitch,
277 int bltwidth,int bltheight)
281 static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
282 uint8_t *dst,
283 int dstpitch, int bltwidth,int bltheight)
287 #define ROP_NAME 0
288 #define ROP_FN(d, s) 0
289 #include "cirrus_vga_rop.h"
291 #define ROP_NAME src_and_dst
292 #define ROP_FN(d, s) (s) & (d)
293 #include "cirrus_vga_rop.h"
295 #define ROP_NAME src_and_notdst
296 #define ROP_FN(d, s) (s) & (~(d))
297 #include "cirrus_vga_rop.h"
299 #define ROP_NAME notdst
300 #define ROP_FN(d, s) ~(d)
301 #include "cirrus_vga_rop.h"
303 #define ROP_NAME src
304 #define ROP_FN(d, s) s
305 #include "cirrus_vga_rop.h"
307 #define ROP_NAME 1
308 #define ROP_FN(d, s) ~0
309 #include "cirrus_vga_rop.h"
311 #define ROP_NAME notsrc_and_dst
312 #define ROP_FN(d, s) (~(s)) & (d)
313 #include "cirrus_vga_rop.h"
315 #define ROP_NAME src_xor_dst
316 #define ROP_FN(d, s) (s) ^ (d)
317 #include "cirrus_vga_rop.h"
319 #define ROP_NAME src_or_dst
320 #define ROP_FN(d, s) (s) | (d)
321 #include "cirrus_vga_rop.h"
323 #define ROP_NAME notsrc_or_notdst
324 #define ROP_FN(d, s) (~(s)) | (~(d))
325 #include "cirrus_vga_rop.h"
327 #define ROP_NAME src_notxor_dst
328 #define ROP_FN(d, s) ~((s) ^ (d))
329 #include "cirrus_vga_rop.h"
331 #define ROP_NAME src_or_notdst
332 #define ROP_FN(d, s) (s) | (~(d))
333 #include "cirrus_vga_rop.h"
335 #define ROP_NAME notsrc
336 #define ROP_FN(d, s) (~(s))
337 #include "cirrus_vga_rop.h"
339 #define ROP_NAME notsrc_or_dst
340 #define ROP_FN(d, s) (~(s)) | (d)
341 #include "cirrus_vga_rop.h"
343 #define ROP_NAME notsrc_and_notdst
344 #define ROP_FN(d, s) (~(s)) & (~(d))
345 #include "cirrus_vga_rop.h"
347 static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
348 cirrus_bitblt_rop_fwd_0,
349 cirrus_bitblt_rop_fwd_src_and_dst,
350 cirrus_bitblt_rop_nop,
351 cirrus_bitblt_rop_fwd_src_and_notdst,
352 cirrus_bitblt_rop_fwd_notdst,
353 cirrus_bitblt_rop_fwd_src,
354 cirrus_bitblt_rop_fwd_1,
355 cirrus_bitblt_rop_fwd_notsrc_and_dst,
356 cirrus_bitblt_rop_fwd_src_xor_dst,
357 cirrus_bitblt_rop_fwd_src_or_dst,
358 cirrus_bitblt_rop_fwd_notsrc_or_notdst,
359 cirrus_bitblt_rop_fwd_src_notxor_dst,
360 cirrus_bitblt_rop_fwd_src_or_notdst,
361 cirrus_bitblt_rop_fwd_notsrc,
362 cirrus_bitblt_rop_fwd_notsrc_or_dst,
363 cirrus_bitblt_rop_fwd_notsrc_and_notdst,
366 static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
367 cirrus_bitblt_rop_bkwd_0,
368 cirrus_bitblt_rop_bkwd_src_and_dst,
369 cirrus_bitblt_rop_nop,
370 cirrus_bitblt_rop_bkwd_src_and_notdst,
371 cirrus_bitblt_rop_bkwd_notdst,
372 cirrus_bitblt_rop_bkwd_src,
373 cirrus_bitblt_rop_bkwd_1,
374 cirrus_bitblt_rop_bkwd_notsrc_and_dst,
375 cirrus_bitblt_rop_bkwd_src_xor_dst,
376 cirrus_bitblt_rop_bkwd_src_or_dst,
377 cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
378 cirrus_bitblt_rop_bkwd_src_notxor_dst,
379 cirrus_bitblt_rop_bkwd_src_or_notdst,
380 cirrus_bitblt_rop_bkwd_notsrc,
381 cirrus_bitblt_rop_bkwd_notsrc_or_dst,
382 cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
385 #define TRANSP_ROP(name) {\
386 name ## _8,\
387 name ## _16,\
389 #define TRANSP_NOP(func) {\
390 func,\
391 func,\
394 static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
395 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
396 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
397 TRANSP_NOP(cirrus_bitblt_rop_nop),
398 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
399 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
400 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
401 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
402 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
403 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
404 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
405 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
406 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
407 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
408 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
409 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
410 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
413 static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
414 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
415 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
416 TRANSP_NOP(cirrus_bitblt_rop_nop),
417 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
418 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
419 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
420 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
421 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
422 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
423 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
424 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
425 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
426 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
427 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
428 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
429 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
432 #define ROP2(name) {\
433 name ## _8,\
434 name ## _16,\
435 name ## _24,\
436 name ## _32,\
439 #define ROP_NOP2(func) {\
440 func,\
441 func,\
442 func,\
443 func,\
446 static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
447 ROP2(cirrus_patternfill_0),
448 ROP2(cirrus_patternfill_src_and_dst),
449 ROP_NOP2(cirrus_bitblt_rop_nop),
450 ROP2(cirrus_patternfill_src_and_notdst),
451 ROP2(cirrus_patternfill_notdst),
452 ROP2(cirrus_patternfill_src),
453 ROP2(cirrus_patternfill_1),
454 ROP2(cirrus_patternfill_notsrc_and_dst),
455 ROP2(cirrus_patternfill_src_xor_dst),
456 ROP2(cirrus_patternfill_src_or_dst),
457 ROP2(cirrus_patternfill_notsrc_or_notdst),
458 ROP2(cirrus_patternfill_src_notxor_dst),
459 ROP2(cirrus_patternfill_src_or_notdst),
460 ROP2(cirrus_patternfill_notsrc),
461 ROP2(cirrus_patternfill_notsrc_or_dst),
462 ROP2(cirrus_patternfill_notsrc_and_notdst),
465 static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
466 ROP2(cirrus_colorexpand_transp_0),
467 ROP2(cirrus_colorexpand_transp_src_and_dst),
468 ROP_NOP2(cirrus_bitblt_rop_nop),
469 ROP2(cirrus_colorexpand_transp_src_and_notdst),
470 ROP2(cirrus_colorexpand_transp_notdst),
471 ROP2(cirrus_colorexpand_transp_src),
472 ROP2(cirrus_colorexpand_transp_1),
473 ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
474 ROP2(cirrus_colorexpand_transp_src_xor_dst),
475 ROP2(cirrus_colorexpand_transp_src_or_dst),
476 ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
477 ROP2(cirrus_colorexpand_transp_src_notxor_dst),
478 ROP2(cirrus_colorexpand_transp_src_or_notdst),
479 ROP2(cirrus_colorexpand_transp_notsrc),
480 ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
481 ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
484 static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
485 ROP2(cirrus_colorexpand_0),
486 ROP2(cirrus_colorexpand_src_and_dst),
487 ROP_NOP2(cirrus_bitblt_rop_nop),
488 ROP2(cirrus_colorexpand_src_and_notdst),
489 ROP2(cirrus_colorexpand_notdst),
490 ROP2(cirrus_colorexpand_src),
491 ROP2(cirrus_colorexpand_1),
492 ROP2(cirrus_colorexpand_notsrc_and_dst),
493 ROP2(cirrus_colorexpand_src_xor_dst),
494 ROP2(cirrus_colorexpand_src_or_dst),
495 ROP2(cirrus_colorexpand_notsrc_or_notdst),
496 ROP2(cirrus_colorexpand_src_notxor_dst),
497 ROP2(cirrus_colorexpand_src_or_notdst),
498 ROP2(cirrus_colorexpand_notsrc),
499 ROP2(cirrus_colorexpand_notsrc_or_dst),
500 ROP2(cirrus_colorexpand_notsrc_and_notdst),
503 static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
504 ROP2(cirrus_colorexpand_pattern_transp_0),
505 ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
506 ROP_NOP2(cirrus_bitblt_rop_nop),
507 ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
508 ROP2(cirrus_colorexpand_pattern_transp_notdst),
509 ROP2(cirrus_colorexpand_pattern_transp_src),
510 ROP2(cirrus_colorexpand_pattern_transp_1),
511 ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
512 ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
513 ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
514 ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
515 ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
516 ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
517 ROP2(cirrus_colorexpand_pattern_transp_notsrc),
518 ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
519 ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
522 static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
523 ROP2(cirrus_colorexpand_pattern_0),
524 ROP2(cirrus_colorexpand_pattern_src_and_dst),
525 ROP_NOP2(cirrus_bitblt_rop_nop),
526 ROP2(cirrus_colorexpand_pattern_src_and_notdst),
527 ROP2(cirrus_colorexpand_pattern_notdst),
528 ROP2(cirrus_colorexpand_pattern_src),
529 ROP2(cirrus_colorexpand_pattern_1),
530 ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
531 ROP2(cirrus_colorexpand_pattern_src_xor_dst),
532 ROP2(cirrus_colorexpand_pattern_src_or_dst),
533 ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
534 ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
535 ROP2(cirrus_colorexpand_pattern_src_or_notdst),
536 ROP2(cirrus_colorexpand_pattern_notsrc),
537 ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
538 ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
541 static const cirrus_fill_t cirrus_fill[16][4] = {
542 ROP2(cirrus_fill_0),
543 ROP2(cirrus_fill_src_and_dst),
544 ROP_NOP2(cirrus_bitblt_fill_nop),
545 ROP2(cirrus_fill_src_and_notdst),
546 ROP2(cirrus_fill_notdst),
547 ROP2(cirrus_fill_src),
548 ROP2(cirrus_fill_1),
549 ROP2(cirrus_fill_notsrc_and_dst),
550 ROP2(cirrus_fill_src_xor_dst),
551 ROP2(cirrus_fill_src_or_dst),
552 ROP2(cirrus_fill_notsrc_or_notdst),
553 ROP2(cirrus_fill_src_notxor_dst),
554 ROP2(cirrus_fill_src_or_notdst),
555 ROP2(cirrus_fill_notsrc),
556 ROP2(cirrus_fill_notsrc_or_dst),
557 ROP2(cirrus_fill_notsrc_and_notdst),
560 static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
562 unsigned int color;
563 switch (s->cirrus_blt_pixelwidth) {
564 case 1:
565 s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
566 break;
567 case 2:
568 color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8);
569 s->cirrus_blt_fgcol = le16_to_cpu(color);
570 break;
571 case 3:
572 s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
573 (s->vga.gr[0x11] << 8) | (s->vga.gr[0x13] << 16);
574 break;
575 default:
576 case 4:
577 color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8) |
578 (s->vga.gr[0x13] << 16) | (s->vga.gr[0x15] << 24);
579 s->cirrus_blt_fgcol = le32_to_cpu(color);
580 break;
584 static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
586 unsigned int color;
587 switch (s->cirrus_blt_pixelwidth) {
588 case 1:
589 s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
590 break;
591 case 2:
592 color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8);
593 s->cirrus_blt_bgcol = le16_to_cpu(color);
594 break;
595 case 3:
596 s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
597 (s->vga.gr[0x10] << 8) | (s->vga.gr[0x12] << 16);
598 break;
599 default:
600 case 4:
601 color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8) |
602 (s->vga.gr[0x12] << 16) | (s->vga.gr[0x14] << 24);
603 s->cirrus_blt_bgcol = le32_to_cpu(color);
604 break;
608 static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
609 int off_pitch, int bytesperline,
610 int lines)
612 int y;
613 int off_cur;
614 int off_cur_end;
616 for (y = 0; y < lines; y++) {
617 off_cur = off_begin;
618 off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask;
619 off_cur &= TARGET_PAGE_MASK;
620 while (off_cur < off_cur_end) {
621 memory_region_set_dirty(&s->vga.vram, off_cur);
622 off_cur += TARGET_PAGE_SIZE;
624 off_begin += off_pitch;
628 static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
629 const uint8_t * src)
631 uint8_t *dst;
633 dst = s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask);
635 if (BLTUNSAFE(s))
636 return 0;
638 (*s->cirrus_rop) (s, dst, src,
639 s->cirrus_blt_dstpitch, 0,
640 s->cirrus_blt_width, s->cirrus_blt_height);
641 cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
642 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
643 s->cirrus_blt_height);
644 return 1;
647 /* fill */
649 static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
651 cirrus_fill_t rop_func;
653 if (BLTUNSAFE(s))
654 return 0;
655 rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
656 rop_func(s, s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
657 s->cirrus_blt_dstpitch,
658 s->cirrus_blt_width, s->cirrus_blt_height);
659 cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
660 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
661 s->cirrus_blt_height);
662 cirrus_bitblt_reset(s);
663 return 1;
666 /***************************************
668 * bitblt (video-to-video)
670 ***************************************/
672 static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
674 return cirrus_bitblt_common_patterncopy(s,
675 s->vga.vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
676 s->cirrus_addr_mask));
679 static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
681 int sx = 0, sy = 0;
682 int dx = 0, dy = 0;
683 int depth = 0;
684 int notify = 0;
686 /* make sure to only copy if it's a plain copy ROP */
687 if (*s->cirrus_rop == cirrus_bitblt_rop_fwd_src ||
688 *s->cirrus_rop == cirrus_bitblt_rop_bkwd_src) {
690 int width, height;
692 depth = s->vga.get_bpp(&s->vga) / 8;
693 s->vga.get_resolution(&s->vga, &width, &height);
695 /* extra x, y */
696 sx = (src % ABS(s->cirrus_blt_srcpitch)) / depth;
697 sy = (src / ABS(s->cirrus_blt_srcpitch));
698 dx = (dst % ABS(s->cirrus_blt_dstpitch)) / depth;
699 dy = (dst / ABS(s->cirrus_blt_dstpitch));
701 /* normalize width */
702 w /= depth;
704 /* if we're doing a backward copy, we have to adjust
705 our x/y to be the upper left corner (instead of the lower
706 right corner) */
707 if (s->cirrus_blt_dstpitch < 0) {
708 sx -= (s->cirrus_blt_width / depth) - 1;
709 dx -= (s->cirrus_blt_width / depth) - 1;
710 sy -= s->cirrus_blt_height - 1;
711 dy -= s->cirrus_blt_height - 1;
714 /* are we in the visible portion of memory? */
715 if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
716 (sx + w) <= width && (sy + h) <= height &&
717 (dx + w) <= width && (dy + h) <= height) {
718 notify = 1;
722 /* we have to flush all pending changes so that the copy
723 is generated at the appropriate moment in time */
724 if (notify)
725 vga_hw_update();
727 (*s->cirrus_rop) (s, s->vga.vram_ptr +
728 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
729 s->vga.vram_ptr +
730 (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
731 s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
732 s->cirrus_blt_width, s->cirrus_blt_height);
734 if (notify)
735 qemu_console_copy(s->vga.ds,
736 sx, sy, dx, dy,
737 s->cirrus_blt_width / depth,
738 s->cirrus_blt_height);
740 /* we don't have to notify the display that this portion has
741 changed since qemu_console_copy implies this */
743 cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
744 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
745 s->cirrus_blt_height);
748 static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
750 if (BLTUNSAFE(s))
751 return 0;
753 cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->vga.start_addr,
754 s->cirrus_blt_srcaddr - s->vga.start_addr,
755 s->cirrus_blt_width, s->cirrus_blt_height);
757 return 1;
760 /***************************************
762 * bitblt (cpu-to-video)
764 ***************************************/
766 static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
768 int copy_count;
769 uint8_t *end_ptr;
771 if (s->cirrus_srccounter > 0) {
772 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
773 cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
774 the_end:
775 s->cirrus_srccounter = 0;
776 cirrus_bitblt_reset(s);
777 } else {
778 /* at least one scan line */
779 do {
780 (*s->cirrus_rop)(s, s->vga.vram_ptr +
781 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
782 s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
783 cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
784 s->cirrus_blt_width, 1);
785 s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
786 s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
787 if (s->cirrus_srccounter <= 0)
788 goto the_end;
789 /* more bytes than needed can be transfered because of
790 word alignment, so we keep them for the next line */
791 /* XXX: keep alignment to speed up transfer */
792 end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
793 copy_count = s->cirrus_srcptr_end - end_ptr;
794 memmove(s->cirrus_bltbuf, end_ptr, copy_count);
795 s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
796 s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
797 } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
802 /***************************************
804 * bitblt wrapper
806 ***************************************/
808 static void cirrus_bitblt_reset(CirrusVGAState * s)
810 int need_update;
812 s->vga.gr[0x31] &=
813 ~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
814 need_update = s->cirrus_srcptr != &s->cirrus_bltbuf[0]
815 || s->cirrus_srcptr_end != &s->cirrus_bltbuf[0];
816 s->cirrus_srcptr = &s->cirrus_bltbuf[0];
817 s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
818 s->cirrus_srccounter = 0;
819 if (!need_update)
820 return;
821 cirrus_update_memory_access(s);
824 static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
826 int w;
828 s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
829 s->cirrus_srcptr = &s->cirrus_bltbuf[0];
830 s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
832 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
833 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
834 s->cirrus_blt_srcpitch = 8;
835 } else {
836 /* XXX: check for 24 bpp */
837 s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
839 s->cirrus_srccounter = s->cirrus_blt_srcpitch;
840 } else {
841 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
842 w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
843 if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
844 s->cirrus_blt_srcpitch = ((w + 31) >> 5);
845 else
846 s->cirrus_blt_srcpitch = ((w + 7) >> 3);
847 } else {
848 /* always align input size to 32 bits */
849 s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
851 s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
853 s->cirrus_srcptr = s->cirrus_bltbuf;
854 s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
855 cirrus_update_memory_access(s);
856 return 1;
859 static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
861 /* XXX */
862 #ifdef DEBUG_BITBLT
863 printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
864 #endif
865 return 0;
868 static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
870 int ret;
872 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
873 ret = cirrus_bitblt_videotovideo_patterncopy(s);
874 } else {
875 ret = cirrus_bitblt_videotovideo_copy(s);
877 if (ret)
878 cirrus_bitblt_reset(s);
879 return ret;
882 static void cirrus_bitblt_start(CirrusVGAState * s)
884 uint8_t blt_rop;
886 s->vga.gr[0x31] |= CIRRUS_BLT_BUSY;
888 s->cirrus_blt_width = (s->vga.gr[0x20] | (s->vga.gr[0x21] << 8)) + 1;
889 s->cirrus_blt_height = (s->vga.gr[0x22] | (s->vga.gr[0x23] << 8)) + 1;
890 s->cirrus_blt_dstpitch = (s->vga.gr[0x24] | (s->vga.gr[0x25] << 8));
891 s->cirrus_blt_srcpitch = (s->vga.gr[0x26] | (s->vga.gr[0x27] << 8));
892 s->cirrus_blt_dstaddr =
893 (s->vga.gr[0x28] | (s->vga.gr[0x29] << 8) | (s->vga.gr[0x2a] << 16));
894 s->cirrus_blt_srcaddr =
895 (s->vga.gr[0x2c] | (s->vga.gr[0x2d] << 8) | (s->vga.gr[0x2e] << 16));
896 s->cirrus_blt_mode = s->vga.gr[0x30];
897 s->cirrus_blt_modeext = s->vga.gr[0x33];
898 blt_rop = s->vga.gr[0x32];
900 #ifdef DEBUG_BITBLT
901 printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
902 blt_rop,
903 s->cirrus_blt_mode,
904 s->cirrus_blt_modeext,
905 s->cirrus_blt_width,
906 s->cirrus_blt_height,
907 s->cirrus_blt_dstpitch,
908 s->cirrus_blt_srcpitch,
909 s->cirrus_blt_dstaddr,
910 s->cirrus_blt_srcaddr,
911 s->vga.gr[0x2f]);
912 #endif
914 switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
915 case CIRRUS_BLTMODE_PIXELWIDTH8:
916 s->cirrus_blt_pixelwidth = 1;
917 break;
918 case CIRRUS_BLTMODE_PIXELWIDTH16:
919 s->cirrus_blt_pixelwidth = 2;
920 break;
921 case CIRRUS_BLTMODE_PIXELWIDTH24:
922 s->cirrus_blt_pixelwidth = 3;
923 break;
924 case CIRRUS_BLTMODE_PIXELWIDTH32:
925 s->cirrus_blt_pixelwidth = 4;
926 break;
927 default:
928 #ifdef DEBUG_BITBLT
929 printf("cirrus: bitblt - pixel width is unknown\n");
930 #endif
931 goto bitblt_ignore;
933 s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;
935 if ((s->
936 cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
937 CIRRUS_BLTMODE_MEMSYSDEST))
938 == (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
939 #ifdef DEBUG_BITBLT
940 printf("cirrus: bitblt - memory-to-memory copy is requested\n");
941 #endif
942 goto bitblt_ignore;
945 if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
946 (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
947 CIRRUS_BLTMODE_TRANSPARENTCOMP |
948 CIRRUS_BLTMODE_PATTERNCOPY |
949 CIRRUS_BLTMODE_COLOREXPAND)) ==
950 (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
951 cirrus_bitblt_fgcol(s);
952 cirrus_bitblt_solidfill(s, blt_rop);
953 } else {
954 if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
955 CIRRUS_BLTMODE_PATTERNCOPY)) ==
956 CIRRUS_BLTMODE_COLOREXPAND) {
958 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
959 if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
960 cirrus_bitblt_bgcol(s);
961 else
962 cirrus_bitblt_fgcol(s);
963 s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
964 } else {
965 cirrus_bitblt_fgcol(s);
966 cirrus_bitblt_bgcol(s);
967 s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
969 } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
970 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
971 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
972 if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
973 cirrus_bitblt_bgcol(s);
974 else
975 cirrus_bitblt_fgcol(s);
976 s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
977 } else {
978 cirrus_bitblt_fgcol(s);
979 cirrus_bitblt_bgcol(s);
980 s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
982 } else {
983 s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
985 } else {
986 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
987 if (s->cirrus_blt_pixelwidth > 2) {
988 printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
989 goto bitblt_ignore;
991 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
992 s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
993 s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
994 s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
995 } else {
996 s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
998 } else {
999 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
1000 s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
1001 s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
1002 s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
1003 } else {
1004 s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
1008 // setup bitblt engine.
1009 if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
1010 if (!cirrus_bitblt_cputovideo(s))
1011 goto bitblt_ignore;
1012 } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
1013 if (!cirrus_bitblt_videotocpu(s))
1014 goto bitblt_ignore;
1015 } else {
1016 if (!cirrus_bitblt_videotovideo(s))
1017 goto bitblt_ignore;
1020 return;
1021 bitblt_ignore:;
1022 cirrus_bitblt_reset(s);
1025 static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
1027 unsigned old_value;
1029 old_value = s->vga.gr[0x31];
1030 s->vga.gr[0x31] = reg_value;
1032 if (((old_value & CIRRUS_BLT_RESET) != 0) &&
1033 ((reg_value & CIRRUS_BLT_RESET) == 0)) {
1034 cirrus_bitblt_reset(s);
1035 } else if (((old_value & CIRRUS_BLT_START) == 0) &&
1036 ((reg_value & CIRRUS_BLT_START) != 0)) {
1037 cirrus_bitblt_start(s);
1042 /***************************************
1044 * basic parameters
1046 ***************************************/
1048 static void cirrus_get_offsets(VGACommonState *s1,
1049 uint32_t *pline_offset,
1050 uint32_t *pstart_addr,
1051 uint32_t *pline_compare)
1053 CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1054 uint32_t start_addr, line_offset, line_compare;
1056 line_offset = s->vga.cr[0x13]
1057 | ((s->vga.cr[0x1b] & 0x10) << 4);
1058 line_offset <<= 3;
1059 *pline_offset = line_offset;
1061 start_addr = (s->vga.cr[0x0c] << 8)
1062 | s->vga.cr[0x0d]
1063 | ((s->vga.cr[0x1b] & 0x01) << 16)
1064 | ((s->vga.cr[0x1b] & 0x0c) << 15)
1065 | ((s->vga.cr[0x1d] & 0x80) << 12);
1066 *pstart_addr = start_addr;
1068 line_compare = s->vga.cr[0x18] |
1069 ((s->vga.cr[0x07] & 0x10) << 4) |
1070 ((s->vga.cr[0x09] & 0x40) << 3);
1071 *pline_compare = line_compare;
1074 static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
1076 uint32_t ret = 16;
1078 switch (s->cirrus_hidden_dac_data & 0xf) {
1079 case 0:
1080 ret = 15;
1081 break; /* Sierra HiColor */
1082 case 1:
1083 ret = 16;
1084 break; /* XGA HiColor */
1085 default:
1086 #ifdef DEBUG_CIRRUS
1087 printf("cirrus: invalid DAC value %x in 16bpp\n",
1088 (s->cirrus_hidden_dac_data & 0xf));
1089 #endif
1090 ret = 15; /* XXX */
1091 break;
1093 return ret;
1096 static int cirrus_get_bpp(VGACommonState *s1)
1098 CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1099 uint32_t ret = 8;
1101 if ((s->vga.sr[0x07] & 0x01) != 0) {
1102 /* Cirrus SVGA */
1103 switch (s->vga.sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1104 case CIRRUS_SR7_BPP_8:
1105 ret = 8;
1106 break;
1107 case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
1108 ret = cirrus_get_bpp16_depth(s);
1109 break;
1110 case CIRRUS_SR7_BPP_24:
1111 ret = 24;
1112 break;
1113 case CIRRUS_SR7_BPP_16:
1114 ret = cirrus_get_bpp16_depth(s);
1115 break;
1116 case CIRRUS_SR7_BPP_32:
1117 ret = 32;
1118 break;
1119 default:
1120 #ifdef DEBUG_CIRRUS
1121 printf("cirrus: unknown bpp - sr7=%x\n", s->vga.sr[0x7]);
1122 #endif
1123 ret = 8;
1124 break;
1126 } else {
1127 /* VGA */
1128 ret = 0;
1131 return ret;
1134 static void cirrus_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
1136 int width, height;
1138 width = (s->cr[0x01] + 1) * 8;
1139 height = s->cr[0x12] |
1140 ((s->cr[0x07] & 0x02) << 7) |
1141 ((s->cr[0x07] & 0x40) << 3);
1142 height = (height + 1);
1143 /* interlace support */
1144 if (s->cr[0x1a] & 0x01)
1145 height = height * 2;
1146 *pwidth = width;
1147 *pheight = height;
1150 /***************************************
1152 * bank memory
1154 ***************************************/
1156 static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
1158 unsigned offset;
1159 unsigned limit;
1161 if ((s->vga.gr[0x0b] & 0x01) != 0) /* dual bank */
1162 offset = s->vga.gr[0x09 + bank_index];
1163 else /* single bank */
1164 offset = s->vga.gr[0x09];
1166 if ((s->vga.gr[0x0b] & 0x20) != 0)
1167 offset <<= 14;
1168 else
1169 offset <<= 12;
1171 if (s->real_vram_size <= offset)
1172 limit = 0;
1173 else
1174 limit = s->real_vram_size - offset;
1176 if (((s->vga.gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1177 if (limit > 0x8000) {
1178 offset += 0x8000;
1179 limit -= 0x8000;
1180 } else {
1181 limit = 0;
1185 if (limit > 0) {
1186 s->cirrus_bank_base[bank_index] = offset;
1187 s->cirrus_bank_limit[bank_index] = limit;
1188 } else {
1189 s->cirrus_bank_base[bank_index] = 0;
1190 s->cirrus_bank_limit[bank_index] = 0;
1194 /***************************************
1196 * I/O access between 0x3c4-0x3c5
1198 ***************************************/
1200 static int cirrus_vga_read_sr(CirrusVGAState * s)
1202 switch (s->vga.sr_index) {
1203 case 0x00: // Standard VGA
1204 case 0x01: // Standard VGA
1205 case 0x02: // Standard VGA
1206 case 0x03: // Standard VGA
1207 case 0x04: // Standard VGA
1208 return s->vga.sr[s->vga.sr_index];
1209 case 0x06: // Unlock Cirrus extensions
1210 return s->vga.sr[s->vga.sr_index];
1211 case 0x10:
1212 case 0x30:
1213 case 0x50:
1214 case 0x70: // Graphics Cursor X
1215 case 0x90:
1216 case 0xb0:
1217 case 0xd0:
1218 case 0xf0: // Graphics Cursor X
1219 return s->vga.sr[0x10];
1220 case 0x11:
1221 case 0x31:
1222 case 0x51:
1223 case 0x71: // Graphics Cursor Y
1224 case 0x91:
1225 case 0xb1:
1226 case 0xd1:
1227 case 0xf1: // Graphics Cursor Y
1228 return s->vga.sr[0x11];
1229 case 0x05: // ???
1230 case 0x07: // Extended Sequencer Mode
1231 case 0x08: // EEPROM Control
1232 case 0x09: // Scratch Register 0
1233 case 0x0a: // Scratch Register 1
1234 case 0x0b: // VCLK 0
1235 case 0x0c: // VCLK 1
1236 case 0x0d: // VCLK 2
1237 case 0x0e: // VCLK 3
1238 case 0x0f: // DRAM Control
1239 case 0x12: // Graphics Cursor Attribute
1240 case 0x13: // Graphics Cursor Pattern Address
1241 case 0x14: // Scratch Register 2
1242 case 0x15: // Scratch Register 3
1243 case 0x16: // Performance Tuning Register
1244 case 0x17: // Configuration Readback and Extended Control
1245 case 0x18: // Signature Generator Control
1246 case 0x19: // Signal Generator Result
1247 case 0x1a: // Signal Generator Result
1248 case 0x1b: // VCLK 0 Denominator & Post
1249 case 0x1c: // VCLK 1 Denominator & Post
1250 case 0x1d: // VCLK 2 Denominator & Post
1251 case 0x1e: // VCLK 3 Denominator & Post
1252 case 0x1f: // BIOS Write Enable and MCLK select
1253 #ifdef DEBUG_CIRRUS
1254 printf("cirrus: handled inport sr_index %02x\n", s->vga.sr_index);
1255 #endif
1256 return s->vga.sr[s->vga.sr_index];
1257 default:
1258 #ifdef DEBUG_CIRRUS
1259 printf("cirrus: inport sr_index %02x\n", s->vga.sr_index);
1260 #endif
1261 return 0xff;
1262 break;
1266 static void cirrus_vga_write_sr(CirrusVGAState * s, uint32_t val)
1268 switch (s->vga.sr_index) {
1269 case 0x00: // Standard VGA
1270 case 0x01: // Standard VGA
1271 case 0x02: // Standard VGA
1272 case 0x03: // Standard VGA
1273 case 0x04: // Standard VGA
1274 s->vga.sr[s->vga.sr_index] = val & sr_mask[s->vga.sr_index];
1275 if (s->vga.sr_index == 1)
1276 s->vga.update_retrace_info(&s->vga);
1277 break;
1278 case 0x06: // Unlock Cirrus extensions
1279 val &= 0x17;
1280 if (val == 0x12) {
1281 s->vga.sr[s->vga.sr_index] = 0x12;
1282 } else {
1283 s->vga.sr[s->vga.sr_index] = 0x0f;
1285 break;
1286 case 0x10:
1287 case 0x30:
1288 case 0x50:
1289 case 0x70: // Graphics Cursor X
1290 case 0x90:
1291 case 0xb0:
1292 case 0xd0:
1293 case 0xf0: // Graphics Cursor X
1294 s->vga.sr[0x10] = val;
1295 s->hw_cursor_x = (val << 3) | (s->vga.sr_index >> 5);
1296 break;
1297 case 0x11:
1298 case 0x31:
1299 case 0x51:
1300 case 0x71: // Graphics Cursor Y
1301 case 0x91:
1302 case 0xb1:
1303 case 0xd1:
1304 case 0xf1: // Graphics Cursor Y
1305 s->vga.sr[0x11] = val;
1306 s->hw_cursor_y = (val << 3) | (s->vga.sr_index >> 5);
1307 break;
1308 case 0x07: // Extended Sequencer Mode
1309 cirrus_update_memory_access(s);
1310 case 0x08: // EEPROM Control
1311 case 0x09: // Scratch Register 0
1312 case 0x0a: // Scratch Register 1
1313 case 0x0b: // VCLK 0
1314 case 0x0c: // VCLK 1
1315 case 0x0d: // VCLK 2
1316 case 0x0e: // VCLK 3
1317 case 0x0f: // DRAM Control
1318 case 0x12: // Graphics Cursor Attribute
1319 case 0x13: // Graphics Cursor Pattern Address
1320 case 0x14: // Scratch Register 2
1321 case 0x15: // Scratch Register 3
1322 case 0x16: // Performance Tuning Register
1323 case 0x18: // Signature Generator Control
1324 case 0x19: // Signature Generator Result
1325 case 0x1a: // Signature Generator Result
1326 case 0x1b: // VCLK 0 Denominator & Post
1327 case 0x1c: // VCLK 1 Denominator & Post
1328 case 0x1d: // VCLK 2 Denominator & Post
1329 case 0x1e: // VCLK 3 Denominator & Post
1330 case 0x1f: // BIOS Write Enable and MCLK select
1331 s->vga.sr[s->vga.sr_index] = val;
1332 #ifdef DEBUG_CIRRUS
1333 printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1334 s->vga.sr_index, val);
1335 #endif
1336 break;
1337 case 0x17: // Configuration Readback and Extended Control
1338 s->vga.sr[s->vga.sr_index] = (s->vga.sr[s->vga.sr_index] & 0x38)
1339 | (val & 0xc7);
1340 cirrus_update_memory_access(s);
1341 break;
1342 default:
1343 #ifdef DEBUG_CIRRUS
1344 printf("cirrus: outport sr_index %02x, sr_value %02x\n",
1345 s->vga.sr_index, val);
1346 #endif
1347 break;
1351 /***************************************
1353 * I/O access at 0x3c6
1355 ***************************************/
1357 static int cirrus_read_hidden_dac(CirrusVGAState * s)
1359 if (++s->cirrus_hidden_dac_lockindex == 5) {
1360 s->cirrus_hidden_dac_lockindex = 0;
1361 return s->cirrus_hidden_dac_data;
1363 return 0xff;
1366 static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
1368 if (s->cirrus_hidden_dac_lockindex == 4) {
1369 s->cirrus_hidden_dac_data = reg_value;
1370 #if defined(DEBUG_CIRRUS)
1371 printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
1372 #endif
1374 s->cirrus_hidden_dac_lockindex = 0;
1377 /***************************************
1379 * I/O access at 0x3c9
1381 ***************************************/
1383 static int cirrus_vga_read_palette(CirrusVGAState * s)
1385 int val;
1387 if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
1388 val = s->cirrus_hidden_palette[(s->vga.dac_read_index & 0x0f) * 3 +
1389 s->vga.dac_sub_index];
1390 } else {
1391 val = s->vga.palette[s->vga.dac_read_index * 3 + s->vga.dac_sub_index];
1393 if (++s->vga.dac_sub_index == 3) {
1394 s->vga.dac_sub_index = 0;
1395 s->vga.dac_read_index++;
1397 return val;
1400 static void cirrus_vga_write_palette(CirrusVGAState * s, int reg_value)
1402 s->vga.dac_cache[s->vga.dac_sub_index] = reg_value;
1403 if (++s->vga.dac_sub_index == 3) {
1404 if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
1405 memcpy(&s->cirrus_hidden_palette[(s->vga.dac_write_index & 0x0f) * 3],
1406 s->vga.dac_cache, 3);
1407 } else {
1408 memcpy(&s->vga.palette[s->vga.dac_write_index * 3], s->vga.dac_cache, 3);
1410 /* XXX update cursor */
1411 s->vga.dac_sub_index = 0;
1412 s->vga.dac_write_index++;
1416 /***************************************
1418 * I/O access between 0x3ce-0x3cf
1420 ***************************************/
1422 static int cirrus_vga_read_gr(CirrusVGAState * s, unsigned reg_index)
1424 switch (reg_index) {
1425 case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1426 return s->cirrus_shadow_gr0;
1427 case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1428 return s->cirrus_shadow_gr1;
1429 case 0x02: // Standard VGA
1430 case 0x03: // Standard VGA
1431 case 0x04: // Standard VGA
1432 case 0x06: // Standard VGA
1433 case 0x07: // Standard VGA
1434 case 0x08: // Standard VGA
1435 return s->vga.gr[s->vga.gr_index];
1436 case 0x05: // Standard VGA, Cirrus extended mode
1437 default:
1438 break;
1441 if (reg_index < 0x3a) {
1442 return s->vga.gr[reg_index];
1443 } else {
1444 #ifdef DEBUG_CIRRUS
1445 printf("cirrus: inport gr_index %02x\n", reg_index);
1446 #endif
1447 return 0xff;
1451 static void
1452 cirrus_vga_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1454 #if defined(DEBUG_BITBLT) && 0
1455 printf("gr%02x: %02x\n", reg_index, reg_value);
1456 #endif
1457 switch (reg_index) {
1458 case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1459 s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
1460 s->cirrus_shadow_gr0 = reg_value;
1461 break;
1462 case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1463 s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
1464 s->cirrus_shadow_gr1 = reg_value;
1465 break;
1466 case 0x02: // Standard VGA
1467 case 0x03: // Standard VGA
1468 case 0x04: // Standard VGA
1469 case 0x06: // Standard VGA
1470 case 0x07: // Standard VGA
1471 case 0x08: // Standard VGA
1472 s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
1473 break;
1474 case 0x05: // Standard VGA, Cirrus extended mode
1475 s->vga.gr[reg_index] = reg_value & 0x7f;
1476 cirrus_update_memory_access(s);
1477 break;
1478 case 0x09: // bank offset #0
1479 case 0x0A: // bank offset #1
1480 s->vga.gr[reg_index] = reg_value;
1481 cirrus_update_bank_ptr(s, 0);
1482 cirrus_update_bank_ptr(s, 1);
1483 cirrus_update_memory_access(s);
1484 break;
1485 case 0x0B:
1486 s->vga.gr[reg_index] = reg_value;
1487 cirrus_update_bank_ptr(s, 0);
1488 cirrus_update_bank_ptr(s, 1);
1489 cirrus_update_memory_access(s);
1490 break;
1491 case 0x10: // BGCOLOR 0x0000ff00
1492 case 0x11: // FGCOLOR 0x0000ff00
1493 case 0x12: // BGCOLOR 0x00ff0000
1494 case 0x13: // FGCOLOR 0x00ff0000
1495 case 0x14: // BGCOLOR 0xff000000
1496 case 0x15: // FGCOLOR 0xff000000
1497 case 0x20: // BLT WIDTH 0x0000ff
1498 case 0x22: // BLT HEIGHT 0x0000ff
1499 case 0x24: // BLT DEST PITCH 0x0000ff
1500 case 0x26: // BLT SRC PITCH 0x0000ff
1501 case 0x28: // BLT DEST ADDR 0x0000ff
1502 case 0x29: // BLT DEST ADDR 0x00ff00
1503 case 0x2c: // BLT SRC ADDR 0x0000ff
1504 case 0x2d: // BLT SRC ADDR 0x00ff00
1505 case 0x2f: // BLT WRITEMASK
1506 case 0x30: // BLT MODE
1507 case 0x32: // RASTER OP
1508 case 0x33: // BLT MODEEXT
1509 case 0x34: // BLT TRANSPARENT COLOR 0x00ff
1510 case 0x35: // BLT TRANSPARENT COLOR 0xff00
1511 case 0x38: // BLT TRANSPARENT COLOR MASK 0x00ff
1512 case 0x39: // BLT TRANSPARENT COLOR MASK 0xff00
1513 s->vga.gr[reg_index] = reg_value;
1514 break;
1515 case 0x21: // BLT WIDTH 0x001f00
1516 case 0x23: // BLT HEIGHT 0x001f00
1517 case 0x25: // BLT DEST PITCH 0x001f00
1518 case 0x27: // BLT SRC PITCH 0x001f00
1519 s->vga.gr[reg_index] = reg_value & 0x1f;
1520 break;
1521 case 0x2a: // BLT DEST ADDR 0x3f0000
1522 s->vga.gr[reg_index] = reg_value & 0x3f;
1523 /* if auto start mode, starts bit blt now */
1524 if (s->vga.gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1525 cirrus_bitblt_start(s);
1527 break;
1528 case 0x2e: // BLT SRC ADDR 0x3f0000
1529 s->vga.gr[reg_index] = reg_value & 0x3f;
1530 break;
1531 case 0x31: // BLT STATUS/START
1532 cirrus_write_bitblt(s, reg_value);
1533 break;
1534 default:
1535 #ifdef DEBUG_CIRRUS
1536 printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
1537 reg_value);
1538 #endif
1539 break;
1543 /***************************************
1545 * I/O access between 0x3d4-0x3d5
1547 ***************************************/
1549 static int cirrus_vga_read_cr(CirrusVGAState * s, unsigned reg_index)
1551 switch (reg_index) {
1552 case 0x00: // Standard VGA
1553 case 0x01: // Standard VGA
1554 case 0x02: // Standard VGA
1555 case 0x03: // Standard VGA
1556 case 0x04: // Standard VGA
1557 case 0x05: // Standard VGA
1558 case 0x06: // Standard VGA
1559 case 0x07: // Standard VGA
1560 case 0x08: // Standard VGA
1561 case 0x09: // Standard VGA
1562 case 0x0a: // Standard VGA
1563 case 0x0b: // Standard VGA
1564 case 0x0c: // Standard VGA
1565 case 0x0d: // Standard VGA
1566 case 0x0e: // Standard VGA
1567 case 0x0f: // Standard VGA
1568 case 0x10: // Standard VGA
1569 case 0x11: // Standard VGA
1570 case 0x12: // Standard VGA
1571 case 0x13: // Standard VGA
1572 case 0x14: // Standard VGA
1573 case 0x15: // Standard VGA
1574 case 0x16: // Standard VGA
1575 case 0x17: // Standard VGA
1576 case 0x18: // Standard VGA
1577 return s->vga.cr[s->vga.cr_index];
1578 case 0x24: // Attribute Controller Toggle Readback (R)
1579 return (s->vga.ar_flip_flop << 7);
1580 case 0x19: // Interlace End
1581 case 0x1a: // Miscellaneous Control
1582 case 0x1b: // Extended Display Control
1583 case 0x1c: // Sync Adjust and Genlock
1584 case 0x1d: // Overlay Extended Control
1585 case 0x22: // Graphics Data Latches Readback (R)
1586 case 0x25: // Part Status
1587 case 0x27: // Part ID (R)
1588 return s->vga.cr[s->vga.cr_index];
1589 case 0x26: // Attribute Controller Index Readback (R)
1590 return s->vga.ar_index & 0x3f;
1591 break;
1592 default:
1593 #ifdef DEBUG_CIRRUS
1594 printf("cirrus: inport cr_index %02x\n", reg_index);
1595 #endif
1596 return 0xff;
1600 static void cirrus_vga_write_cr(CirrusVGAState * s, int reg_value)
1602 switch (s->vga.cr_index) {
1603 case 0x00: // Standard VGA
1604 case 0x01: // Standard VGA
1605 case 0x02: // Standard VGA
1606 case 0x03: // Standard VGA
1607 case 0x04: // Standard VGA
1608 case 0x05: // Standard VGA
1609 case 0x06: // Standard VGA
1610 case 0x07: // Standard VGA
1611 case 0x08: // Standard VGA
1612 case 0x09: // Standard VGA
1613 case 0x0a: // Standard VGA
1614 case 0x0b: // Standard VGA
1615 case 0x0c: // Standard VGA
1616 case 0x0d: // Standard VGA
1617 case 0x0e: // Standard VGA
1618 case 0x0f: // Standard VGA
1619 case 0x10: // Standard VGA
1620 case 0x11: // Standard VGA
1621 case 0x12: // Standard VGA
1622 case 0x13: // Standard VGA
1623 case 0x14: // Standard VGA
1624 case 0x15: // Standard VGA
1625 case 0x16: // Standard VGA
1626 case 0x17: // Standard VGA
1627 case 0x18: // Standard VGA
1628 /* handle CR0-7 protection */
1629 if ((s->vga.cr[0x11] & 0x80) && s->vga.cr_index <= 7) {
1630 /* can always write bit 4 of CR7 */
1631 if (s->vga.cr_index == 7)
1632 s->vga.cr[7] = (s->vga.cr[7] & ~0x10) | (reg_value & 0x10);
1633 return;
1635 s->vga.cr[s->vga.cr_index] = reg_value;
1636 switch(s->vga.cr_index) {
1637 case 0x00:
1638 case 0x04:
1639 case 0x05:
1640 case 0x06:
1641 case 0x07:
1642 case 0x11:
1643 case 0x17:
1644 s->vga.update_retrace_info(&s->vga);
1645 break;
1647 break;
1648 case 0x19: // Interlace End
1649 case 0x1a: // Miscellaneous Control
1650 case 0x1b: // Extended Display Control
1651 case 0x1c: // Sync Adjust and Genlock
1652 case 0x1d: // Overlay Extended Control
1653 s->vga.cr[s->vga.cr_index] = reg_value;
1654 #ifdef DEBUG_CIRRUS
1655 printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1656 s->vga.cr_index, reg_value);
1657 #endif
1658 break;
1659 case 0x22: // Graphics Data Latches Readback (R)
1660 case 0x24: // Attribute Controller Toggle Readback (R)
1661 case 0x26: // Attribute Controller Index Readback (R)
1662 case 0x27: // Part ID (R)
1663 break;
1664 case 0x25: // Part Status
1665 default:
1666 #ifdef DEBUG_CIRRUS
1667 printf("cirrus: outport cr_index %02x, cr_value %02x\n",
1668 s->vga.cr_index, reg_value);
1669 #endif
1670 break;
1674 /***************************************
1676 * memory-mapped I/O (bitblt)
1678 ***************************************/
1680 static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
1682 int value = 0xff;
1684 switch (address) {
1685 case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1686 value = cirrus_vga_read_gr(s, 0x00);
1687 break;
1688 case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1689 value = cirrus_vga_read_gr(s, 0x10);
1690 break;
1691 case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1692 value = cirrus_vga_read_gr(s, 0x12);
1693 break;
1694 case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1695 value = cirrus_vga_read_gr(s, 0x14);
1696 break;
1697 case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1698 value = cirrus_vga_read_gr(s, 0x01);
1699 break;
1700 case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1701 value = cirrus_vga_read_gr(s, 0x11);
1702 break;
1703 case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1704 value = cirrus_vga_read_gr(s, 0x13);
1705 break;
1706 case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1707 value = cirrus_vga_read_gr(s, 0x15);
1708 break;
1709 case (CIRRUS_MMIO_BLTWIDTH + 0):
1710 value = cirrus_vga_read_gr(s, 0x20);
1711 break;
1712 case (CIRRUS_MMIO_BLTWIDTH + 1):
1713 value = cirrus_vga_read_gr(s, 0x21);
1714 break;
1715 case (CIRRUS_MMIO_BLTHEIGHT + 0):
1716 value = cirrus_vga_read_gr(s, 0x22);
1717 break;
1718 case (CIRRUS_MMIO_BLTHEIGHT + 1):
1719 value = cirrus_vga_read_gr(s, 0x23);
1720 break;
1721 case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1722 value = cirrus_vga_read_gr(s, 0x24);
1723 break;
1724 case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1725 value = cirrus_vga_read_gr(s, 0x25);
1726 break;
1727 case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1728 value = cirrus_vga_read_gr(s, 0x26);
1729 break;
1730 case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1731 value = cirrus_vga_read_gr(s, 0x27);
1732 break;
1733 case (CIRRUS_MMIO_BLTDESTADDR + 0):
1734 value = cirrus_vga_read_gr(s, 0x28);
1735 break;
1736 case (CIRRUS_MMIO_BLTDESTADDR + 1):
1737 value = cirrus_vga_read_gr(s, 0x29);
1738 break;
1739 case (CIRRUS_MMIO_BLTDESTADDR + 2):
1740 value = cirrus_vga_read_gr(s, 0x2a);
1741 break;
1742 case (CIRRUS_MMIO_BLTSRCADDR + 0):
1743 value = cirrus_vga_read_gr(s, 0x2c);
1744 break;
1745 case (CIRRUS_MMIO_BLTSRCADDR + 1):
1746 value = cirrus_vga_read_gr(s, 0x2d);
1747 break;
1748 case (CIRRUS_MMIO_BLTSRCADDR + 2):
1749 value = cirrus_vga_read_gr(s, 0x2e);
1750 break;
1751 case CIRRUS_MMIO_BLTWRITEMASK:
1752 value = cirrus_vga_read_gr(s, 0x2f);
1753 break;
1754 case CIRRUS_MMIO_BLTMODE:
1755 value = cirrus_vga_read_gr(s, 0x30);
1756 break;
1757 case CIRRUS_MMIO_BLTROP:
1758 value = cirrus_vga_read_gr(s, 0x32);
1759 break;
1760 case CIRRUS_MMIO_BLTMODEEXT:
1761 value = cirrus_vga_read_gr(s, 0x33);
1762 break;
1763 case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1764 value = cirrus_vga_read_gr(s, 0x34);
1765 break;
1766 case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1767 value = cirrus_vga_read_gr(s, 0x35);
1768 break;
1769 case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1770 value = cirrus_vga_read_gr(s, 0x38);
1771 break;
1772 case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1773 value = cirrus_vga_read_gr(s, 0x39);
1774 break;
1775 case CIRRUS_MMIO_BLTSTATUS:
1776 value = cirrus_vga_read_gr(s, 0x31);
1777 break;
1778 default:
1779 #ifdef DEBUG_CIRRUS
1780 printf("cirrus: mmio read - address 0x%04x\n", address);
1781 #endif
1782 break;
1785 return (uint8_t) value;
1788 static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
1789 uint8_t value)
1791 switch (address) {
1792 case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1793 cirrus_vga_write_gr(s, 0x00, value);
1794 break;
1795 case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1796 cirrus_vga_write_gr(s, 0x10, value);
1797 break;
1798 case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1799 cirrus_vga_write_gr(s, 0x12, value);
1800 break;
1801 case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1802 cirrus_vga_write_gr(s, 0x14, value);
1803 break;
1804 case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1805 cirrus_vga_write_gr(s, 0x01, value);
1806 break;
1807 case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1808 cirrus_vga_write_gr(s, 0x11, value);
1809 break;
1810 case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1811 cirrus_vga_write_gr(s, 0x13, value);
1812 break;
1813 case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1814 cirrus_vga_write_gr(s, 0x15, value);
1815 break;
1816 case (CIRRUS_MMIO_BLTWIDTH + 0):
1817 cirrus_vga_write_gr(s, 0x20, value);
1818 break;
1819 case (CIRRUS_MMIO_BLTWIDTH + 1):
1820 cirrus_vga_write_gr(s, 0x21, value);
1821 break;
1822 case (CIRRUS_MMIO_BLTHEIGHT + 0):
1823 cirrus_vga_write_gr(s, 0x22, value);
1824 break;
1825 case (CIRRUS_MMIO_BLTHEIGHT + 1):
1826 cirrus_vga_write_gr(s, 0x23, value);
1827 break;
1828 case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1829 cirrus_vga_write_gr(s, 0x24, value);
1830 break;
1831 case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1832 cirrus_vga_write_gr(s, 0x25, value);
1833 break;
1834 case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1835 cirrus_vga_write_gr(s, 0x26, value);
1836 break;
1837 case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1838 cirrus_vga_write_gr(s, 0x27, value);
1839 break;
1840 case (CIRRUS_MMIO_BLTDESTADDR + 0):
1841 cirrus_vga_write_gr(s, 0x28, value);
1842 break;
1843 case (CIRRUS_MMIO_BLTDESTADDR + 1):
1844 cirrus_vga_write_gr(s, 0x29, value);
1845 break;
1846 case (CIRRUS_MMIO_BLTDESTADDR + 2):
1847 cirrus_vga_write_gr(s, 0x2a, value);
1848 break;
1849 case (CIRRUS_MMIO_BLTDESTADDR + 3):
1850 /* ignored */
1851 break;
1852 case (CIRRUS_MMIO_BLTSRCADDR + 0):
1853 cirrus_vga_write_gr(s, 0x2c, value);
1854 break;
1855 case (CIRRUS_MMIO_BLTSRCADDR + 1):
1856 cirrus_vga_write_gr(s, 0x2d, value);
1857 break;
1858 case (CIRRUS_MMIO_BLTSRCADDR + 2):
1859 cirrus_vga_write_gr(s, 0x2e, value);
1860 break;
1861 case CIRRUS_MMIO_BLTWRITEMASK:
1862 cirrus_vga_write_gr(s, 0x2f, value);
1863 break;
1864 case CIRRUS_MMIO_BLTMODE:
1865 cirrus_vga_write_gr(s, 0x30, value);
1866 break;
1867 case CIRRUS_MMIO_BLTROP:
1868 cirrus_vga_write_gr(s, 0x32, value);
1869 break;
1870 case CIRRUS_MMIO_BLTMODEEXT:
1871 cirrus_vga_write_gr(s, 0x33, value);
1872 break;
1873 case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1874 cirrus_vga_write_gr(s, 0x34, value);
1875 break;
1876 case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1877 cirrus_vga_write_gr(s, 0x35, value);
1878 break;
1879 case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1880 cirrus_vga_write_gr(s, 0x38, value);
1881 break;
1882 case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1883 cirrus_vga_write_gr(s, 0x39, value);
1884 break;
1885 case CIRRUS_MMIO_BLTSTATUS:
1886 cirrus_vga_write_gr(s, 0x31, value);
1887 break;
1888 default:
1889 #ifdef DEBUG_CIRRUS
1890 printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
1891 address, value);
1892 #endif
1893 break;
1897 /***************************************
1899 * write mode 4/5
1901 * assume TARGET_PAGE_SIZE >= 16
1903 ***************************************/
1905 static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
1906 unsigned mode,
1907 unsigned offset,
1908 uint32_t mem_value)
1910 int x;
1911 unsigned val = mem_value;
1912 uint8_t *dst;
1914 dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1915 for (x = 0; x < 8; x++) {
1916 if (val & 0x80) {
1917 *dst = s->cirrus_shadow_gr1;
1918 } else if (mode == 5) {
1919 *dst = s->cirrus_shadow_gr0;
1921 val <<= 1;
1922 dst++;
1924 memory_region_set_dirty(&s->vga.vram, offset);
1925 memory_region_set_dirty(&s->vga.vram, offset + 7);
1928 static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
1929 unsigned mode,
1930 unsigned offset,
1931 uint32_t mem_value)
1933 int x;
1934 unsigned val = mem_value;
1935 uint8_t *dst;
1937 dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1938 for (x = 0; x < 8; x++) {
1939 if (val & 0x80) {
1940 *dst = s->cirrus_shadow_gr1;
1941 *(dst + 1) = s->vga.gr[0x11];
1942 } else if (mode == 5) {
1943 *dst = s->cirrus_shadow_gr0;
1944 *(dst + 1) = s->vga.gr[0x10];
1946 val <<= 1;
1947 dst += 2;
1949 memory_region_set_dirty(&s->vga.vram, offset);
1950 memory_region_set_dirty(&s->vga.vram, offset + 15);
1953 /***************************************
1955 * memory access between 0xa0000-0xbffff
1957 ***************************************/
1959 static uint64_t cirrus_vga_mem_read(void *opaque,
1960 target_phys_addr_t addr,
1961 uint32_t size)
1963 CirrusVGAState *s = opaque;
1964 unsigned bank_index;
1965 unsigned bank_offset;
1966 uint32_t val;
1968 if ((s->vga.sr[0x07] & 0x01) == 0) {
1969 return vga_mem_readb(&s->vga, addr);
1972 if (addr < 0x10000) {
1973 /* XXX handle bitblt */
1974 /* video memory */
1975 bank_index = addr >> 15;
1976 bank_offset = addr & 0x7fff;
1977 if (bank_offset < s->cirrus_bank_limit[bank_index]) {
1978 bank_offset += s->cirrus_bank_base[bank_index];
1979 if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
1980 bank_offset <<= 4;
1981 } else if (s->vga.gr[0x0B] & 0x02) {
1982 bank_offset <<= 3;
1984 bank_offset &= s->cirrus_addr_mask;
1985 val = *(s->vga.vram_ptr + bank_offset);
1986 } else
1987 val = 0xff;
1988 } else if (addr >= 0x18000 && addr < 0x18100) {
1989 /* memory-mapped I/O */
1990 val = 0xff;
1991 if ((s->vga.sr[0x17] & 0x44) == 0x04) {
1992 val = cirrus_mmio_blt_read(s, addr & 0xff);
1994 } else {
1995 val = 0xff;
1996 #ifdef DEBUG_CIRRUS
1997 printf("cirrus: mem_readb " TARGET_FMT_plx "\n", addr);
1998 #endif
2000 return val;
2003 static void cirrus_vga_mem_write(void *opaque,
2004 target_phys_addr_t addr,
2005 uint64_t mem_value,
2006 uint32_t size)
2008 CirrusVGAState *s = opaque;
2009 unsigned bank_index;
2010 unsigned bank_offset;
2011 unsigned mode;
2013 if ((s->vga.sr[0x07] & 0x01) == 0) {
2014 vga_mem_writeb(&s->vga, addr, mem_value);
2015 return;
2018 if (addr < 0x10000) {
2019 if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2020 /* bitblt */
2021 *s->cirrus_srcptr++ = (uint8_t) mem_value;
2022 if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2023 cirrus_bitblt_cputovideo_next(s);
2025 } else {
2026 /* video memory */
2027 bank_index = addr >> 15;
2028 bank_offset = addr & 0x7fff;
2029 if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2030 bank_offset += s->cirrus_bank_base[bank_index];
2031 if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2032 bank_offset <<= 4;
2033 } else if (s->vga.gr[0x0B] & 0x02) {
2034 bank_offset <<= 3;
2036 bank_offset &= s->cirrus_addr_mask;
2037 mode = s->vga.gr[0x05] & 0x7;
2038 if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2039 *(s->vga.vram_ptr + bank_offset) = mem_value;
2040 memory_region_set_dirty(&s->vga.vram, bank_offset);
2041 } else {
2042 if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2043 cirrus_mem_writeb_mode4and5_8bpp(s, mode,
2044 bank_offset,
2045 mem_value);
2046 } else {
2047 cirrus_mem_writeb_mode4and5_16bpp(s, mode,
2048 bank_offset,
2049 mem_value);
2054 } else if (addr >= 0x18000 && addr < 0x18100) {
2055 /* memory-mapped I/O */
2056 if ((s->vga.sr[0x17] & 0x44) == 0x04) {
2057 cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
2059 } else {
2060 #ifdef DEBUG_CIRRUS
2061 printf("cirrus: mem_writeb " TARGET_FMT_plx " value %02x\n", addr,
2062 mem_value);
2063 #endif
2067 static const MemoryRegionOps cirrus_vga_mem_ops = {
2068 .read = cirrus_vga_mem_read,
2069 .write = cirrus_vga_mem_write,
2070 .endianness = DEVICE_LITTLE_ENDIAN,
2071 .impl = {
2072 .min_access_size = 1,
2073 .max_access_size = 1,
2077 /***************************************
2079 * hardware cursor
2081 ***************************************/
2083 static inline void invalidate_cursor1(CirrusVGAState *s)
2085 if (s->last_hw_cursor_size) {
2086 vga_invalidate_scanlines(&s->vga,
2087 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
2088 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
2092 static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
2094 const uint8_t *src;
2095 uint32_t content;
2096 int y, y_min, y_max;
2098 src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
2099 if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2100 src += (s->vga.sr[0x13] & 0x3c) * 256;
2101 y_min = 64;
2102 y_max = -1;
2103 for(y = 0; y < 64; y++) {
2104 content = ((uint32_t *)src)[0] |
2105 ((uint32_t *)src)[1] |
2106 ((uint32_t *)src)[2] |
2107 ((uint32_t *)src)[3];
2108 if (content) {
2109 if (y < y_min)
2110 y_min = y;
2111 if (y > y_max)
2112 y_max = y;
2114 src += 16;
2116 } else {
2117 src += (s->vga.sr[0x13] & 0x3f) * 256;
2118 y_min = 32;
2119 y_max = -1;
2120 for(y = 0; y < 32; y++) {
2121 content = ((uint32_t *)src)[0] |
2122 ((uint32_t *)(src + 128))[0];
2123 if (content) {
2124 if (y < y_min)
2125 y_min = y;
2126 if (y > y_max)
2127 y_max = y;
2129 src += 4;
2132 if (y_min > y_max) {
2133 s->last_hw_cursor_y_start = 0;
2134 s->last_hw_cursor_y_end = 0;
2135 } else {
2136 s->last_hw_cursor_y_start = y_min;
2137 s->last_hw_cursor_y_end = y_max + 1;
2141 /* NOTE: we do not currently handle the cursor bitmap change, so we
2142 update the cursor only if it moves. */
2143 static void cirrus_cursor_invalidate(VGACommonState *s1)
2145 CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2146 int size;
2148 if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW)) {
2149 size = 0;
2150 } else {
2151 if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE)
2152 size = 64;
2153 else
2154 size = 32;
2156 /* invalidate last cursor and new cursor if any change */
2157 if (s->last_hw_cursor_size != size ||
2158 s->last_hw_cursor_x != s->hw_cursor_x ||
2159 s->last_hw_cursor_y != s->hw_cursor_y) {
2161 invalidate_cursor1(s);
2163 s->last_hw_cursor_size = size;
2164 s->last_hw_cursor_x = s->hw_cursor_x;
2165 s->last_hw_cursor_y = s->hw_cursor_y;
2166 /* compute the real cursor min and max y */
2167 cirrus_cursor_compute_yrange(s);
2168 invalidate_cursor1(s);
2172 static void cirrus_cursor_draw_line(VGACommonState *s1, uint8_t *d1, int scr_y)
2174 CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2175 int w, h, bpp, x1, x2, poffset;
2176 unsigned int color0, color1;
2177 const uint8_t *palette, *src;
2178 uint32_t content;
2180 if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW))
2181 return;
2182 /* fast test to see if the cursor intersects with the scan line */
2183 if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2184 h = 64;
2185 } else {
2186 h = 32;
2188 if (scr_y < s->hw_cursor_y ||
2189 scr_y >= (s->hw_cursor_y + h))
2190 return;
2192 src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
2193 if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2194 src += (s->vga.sr[0x13] & 0x3c) * 256;
2195 src += (scr_y - s->hw_cursor_y) * 16;
2196 poffset = 8;
2197 content = ((uint32_t *)src)[0] |
2198 ((uint32_t *)src)[1] |
2199 ((uint32_t *)src)[2] |
2200 ((uint32_t *)src)[3];
2201 } else {
2202 src += (s->vga.sr[0x13] & 0x3f) * 256;
2203 src += (scr_y - s->hw_cursor_y) * 4;
2204 poffset = 128;
2205 content = ((uint32_t *)src)[0] |
2206 ((uint32_t *)(src + 128))[0];
2208 /* if nothing to draw, no need to continue */
2209 if (!content)
2210 return;
2211 w = h;
2213 x1 = s->hw_cursor_x;
2214 if (x1 >= s->vga.last_scr_width)
2215 return;
2216 x2 = s->hw_cursor_x + w;
2217 if (x2 > s->vga.last_scr_width)
2218 x2 = s->vga.last_scr_width;
2219 w = x2 - x1;
2220 palette = s->cirrus_hidden_palette;
2221 color0 = s->vga.rgb_to_pixel(c6_to_8(palette[0x0 * 3]),
2222 c6_to_8(palette[0x0 * 3 + 1]),
2223 c6_to_8(palette[0x0 * 3 + 2]));
2224 color1 = s->vga.rgb_to_pixel(c6_to_8(palette[0xf * 3]),
2225 c6_to_8(palette[0xf * 3 + 1]),
2226 c6_to_8(palette[0xf * 3 + 2]));
2227 bpp = ((ds_get_bits_per_pixel(s->vga.ds) + 7) >> 3);
2228 d1 += x1 * bpp;
2229 switch(ds_get_bits_per_pixel(s->vga.ds)) {
2230 default:
2231 break;
2232 case 8:
2233 vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
2234 break;
2235 case 15:
2236 vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
2237 break;
2238 case 16:
2239 vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
2240 break;
2241 case 32:
2242 vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
2243 break;
2247 /***************************************
2249 * LFB memory access
2251 ***************************************/
2253 static uint64_t cirrus_linear_read(void *opaque, target_phys_addr_t addr,
2254 unsigned size)
2256 CirrusVGAState *s = opaque;
2257 uint32_t ret;
2259 addr &= s->cirrus_addr_mask;
2261 if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2262 ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2263 /* memory-mapped I/O */
2264 ret = cirrus_mmio_blt_read(s, addr & 0xff);
2265 } else if (0) {
2266 /* XXX handle bitblt */
2267 ret = 0xff;
2268 } else {
2269 /* video memory */
2270 if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2271 addr <<= 4;
2272 } else if (s->vga.gr[0x0B] & 0x02) {
2273 addr <<= 3;
2275 addr &= s->cirrus_addr_mask;
2276 ret = *(s->vga.vram_ptr + addr);
2279 return ret;
2282 static void cirrus_linear_write(void *opaque, target_phys_addr_t addr,
2283 uint64_t val, unsigned size)
2285 CirrusVGAState *s = opaque;
2286 unsigned mode;
2288 addr &= s->cirrus_addr_mask;
2290 if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2291 ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2292 /* memory-mapped I/O */
2293 cirrus_mmio_blt_write(s, addr & 0xff, val);
2294 } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2295 /* bitblt */
2296 *s->cirrus_srcptr++ = (uint8_t) val;
2297 if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2298 cirrus_bitblt_cputovideo_next(s);
2300 } else {
2301 /* video memory */
2302 if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2303 addr <<= 4;
2304 } else if (s->vga.gr[0x0B] & 0x02) {
2305 addr <<= 3;
2307 addr &= s->cirrus_addr_mask;
2309 mode = s->vga.gr[0x05] & 0x7;
2310 if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2311 *(s->vga.vram_ptr + addr) = (uint8_t) val;
2312 memory_region_set_dirty(&s->vga.vram, addr);
2313 } else {
2314 if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2315 cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
2316 } else {
2317 cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
2323 /***************************************
2325 * system to screen memory access
2327 ***************************************/
2330 static uint64_t cirrus_linear_bitblt_read(void *opaque,
2331 target_phys_addr_t addr,
2332 unsigned size)
2334 CirrusVGAState *s = opaque;
2335 uint32_t ret;
2337 /* XXX handle bitblt */
2338 (void)s;
2339 ret = 0xff;
2340 return ret;
2343 static void cirrus_linear_bitblt_write(void *opaque,
2344 target_phys_addr_t addr,
2345 uint64_t val,
2346 unsigned size)
2348 CirrusVGAState *s = opaque;
2350 if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2351 /* bitblt */
2352 *s->cirrus_srcptr++ = (uint8_t) val;
2353 if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2354 cirrus_bitblt_cputovideo_next(s);
2359 static const MemoryRegionOps cirrus_linear_bitblt_io_ops = {
2360 .read = cirrus_linear_bitblt_read,
2361 .write = cirrus_linear_bitblt_write,
2362 .endianness = DEVICE_LITTLE_ENDIAN,
2363 .impl = {
2364 .min_access_size = 1,
2365 .max_access_size = 1,
2369 static void unmap_bank(CirrusVGAState *s, unsigned bank)
2371 if (s->cirrus_bank[bank]) {
2372 memory_region_del_subregion(&s->low_mem_container,
2373 s->cirrus_bank[bank]);
2374 memory_region_destroy(s->cirrus_bank[bank]);
2375 qemu_free(s->cirrus_bank[bank]);
2376 s->cirrus_bank[bank] = NULL;
2380 static void map_linear_vram_bank(CirrusVGAState *s, unsigned bank)
2382 MemoryRegion *mr;
2383 static const char *names[] = { "vga.bank0", "vga.bank1" };
2385 if (!(s->cirrus_srcptr != s->cirrus_srcptr_end)
2386 && !((s->vga.sr[0x07] & 0x01) == 0)
2387 && !((s->vga.gr[0x0B] & 0x14) == 0x14)
2388 && !(s->vga.gr[0x0B] & 0x02)) {
2390 mr = qemu_malloc(sizeof(*mr));
2391 memory_region_init_alias(mr, names[bank], &s->vga.vram,
2392 s->cirrus_bank_base[bank], 0x8000);
2393 memory_region_add_subregion_overlap(
2394 &s->low_mem_container,
2395 0x8000 * bank,
2398 unmap_bank(s, bank);
2399 s->cirrus_bank[bank] = mr;
2400 } else {
2401 unmap_bank(s, bank);
2405 static void map_linear_vram(CirrusVGAState *s)
2407 if (!s->linear_vram) {
2408 s->linear_vram = true;
2409 memory_region_add_subregion_overlap(&s->pci_bar, 0, &s->vga.vram, 1);
2411 map_linear_vram_bank(s, 0);
2412 map_linear_vram_bank(s, 1);
2415 static void unmap_linear_vram(CirrusVGAState *s)
2417 if (s->linear_vram) {
2418 s->linear_vram = false;
2419 memory_region_del_subregion(&s->pci_bar, &s->vga.vram);
2421 unmap_bank(s, 0);
2422 unmap_bank(s, 1);
2425 /* Compute the memory access functions */
2426 static void cirrus_update_memory_access(CirrusVGAState *s)
2428 unsigned mode;
2430 if ((s->vga.sr[0x17] & 0x44) == 0x44) {
2431 goto generic_io;
2432 } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2433 goto generic_io;
2434 } else {
2435 if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2436 goto generic_io;
2437 } else if (s->vga.gr[0x0B] & 0x02) {
2438 goto generic_io;
2441 mode = s->vga.gr[0x05] & 0x7;
2442 if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2443 map_linear_vram(s);
2444 } else {
2445 generic_io:
2446 unmap_linear_vram(s);
2452 /* I/O ports */
2454 static uint32_t cirrus_vga_ioport_read(void *opaque, uint32_t addr)
2456 CirrusVGAState *c = opaque;
2457 VGACommonState *s = &c->vga;
2458 int val, index;
2460 if (vga_ioport_invalid(s, addr)) {
2461 val = 0xff;
2462 } else {
2463 switch (addr) {
2464 case 0x3c0:
2465 if (s->ar_flip_flop == 0) {
2466 val = s->ar_index;
2467 } else {
2468 val = 0;
2470 break;
2471 case 0x3c1:
2472 index = s->ar_index & 0x1f;
2473 if (index < 21)
2474 val = s->ar[index];
2475 else
2476 val = 0;
2477 break;
2478 case 0x3c2:
2479 val = s->st00;
2480 break;
2481 case 0x3c4:
2482 val = s->sr_index;
2483 break;
2484 case 0x3c5:
2485 val = cirrus_vga_read_sr(c);
2486 break;
2487 #ifdef DEBUG_VGA_REG
2488 printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2489 #endif
2490 break;
2491 case 0x3c6:
2492 val = cirrus_read_hidden_dac(c);
2493 break;
2494 case 0x3c7:
2495 val = s->dac_state;
2496 break;
2497 case 0x3c8:
2498 val = s->dac_write_index;
2499 c->cirrus_hidden_dac_lockindex = 0;
2500 break;
2501 case 0x3c9:
2502 val = cirrus_vga_read_palette(c);
2503 break;
2504 case 0x3ca:
2505 val = s->fcr;
2506 break;
2507 case 0x3cc:
2508 val = s->msr;
2509 break;
2510 case 0x3ce:
2511 val = s->gr_index;
2512 break;
2513 case 0x3cf:
2514 val = cirrus_vga_read_gr(c, s->gr_index);
2515 #ifdef DEBUG_VGA_REG
2516 printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2517 #endif
2518 break;
2519 case 0x3b4:
2520 case 0x3d4:
2521 val = s->cr_index;
2522 break;
2523 case 0x3b5:
2524 case 0x3d5:
2525 val = cirrus_vga_read_cr(c, s->cr_index);
2526 #ifdef DEBUG_VGA_REG
2527 printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2528 #endif
2529 break;
2530 case 0x3ba:
2531 case 0x3da:
2532 /* just toggle to fool polling */
2533 val = s->st01 = s->retrace(s);
2534 s->ar_flip_flop = 0;
2535 break;
2536 default:
2537 val = 0x00;
2538 break;
2541 #if defined(DEBUG_VGA)
2542 printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
2543 #endif
2544 return val;
2547 static void cirrus_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2549 CirrusVGAState *c = opaque;
2550 VGACommonState *s = &c->vga;
2551 int index;
2553 /* check port range access depending on color/monochrome mode */
2554 if (vga_ioport_invalid(s, addr)) {
2555 return;
2557 #ifdef DEBUG_VGA
2558 printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
2559 #endif
2561 switch (addr) {
2562 case 0x3c0:
2563 if (s->ar_flip_flop == 0) {
2564 val &= 0x3f;
2565 s->ar_index = val;
2566 } else {
2567 index = s->ar_index & 0x1f;
2568 switch (index) {
2569 case 0x00 ... 0x0f:
2570 s->ar[index] = val & 0x3f;
2571 break;
2572 case 0x10:
2573 s->ar[index] = val & ~0x10;
2574 break;
2575 case 0x11:
2576 s->ar[index] = val;
2577 break;
2578 case 0x12:
2579 s->ar[index] = val & ~0xc0;
2580 break;
2581 case 0x13:
2582 s->ar[index] = val & ~0xf0;
2583 break;
2584 case 0x14:
2585 s->ar[index] = val & ~0xf0;
2586 break;
2587 default:
2588 break;
2591 s->ar_flip_flop ^= 1;
2592 break;
2593 case 0x3c2:
2594 s->msr = val & ~0x10;
2595 s->update_retrace_info(s);
2596 break;
2597 case 0x3c4:
2598 s->sr_index = val;
2599 break;
2600 case 0x3c5:
2601 #ifdef DEBUG_VGA_REG
2602 printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2603 #endif
2604 cirrus_vga_write_sr(c, val);
2605 break;
2606 break;
2607 case 0x3c6:
2608 cirrus_write_hidden_dac(c, val);
2609 break;
2610 case 0x3c7:
2611 s->dac_read_index = val;
2612 s->dac_sub_index = 0;
2613 s->dac_state = 3;
2614 break;
2615 case 0x3c8:
2616 s->dac_write_index = val;
2617 s->dac_sub_index = 0;
2618 s->dac_state = 0;
2619 break;
2620 case 0x3c9:
2621 cirrus_vga_write_palette(c, val);
2622 break;
2623 case 0x3ce:
2624 s->gr_index = val;
2625 break;
2626 case 0x3cf:
2627 #ifdef DEBUG_VGA_REG
2628 printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2629 #endif
2630 cirrus_vga_write_gr(c, s->gr_index, val);
2631 break;
2632 case 0x3b4:
2633 case 0x3d4:
2634 s->cr_index = val;
2635 break;
2636 case 0x3b5:
2637 case 0x3d5:
2638 #ifdef DEBUG_VGA_REG
2639 printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2640 #endif
2641 cirrus_vga_write_cr(c, val);
2642 break;
2643 case 0x3ba:
2644 case 0x3da:
2645 s->fcr = val & 0x10;
2646 break;
2650 /***************************************
2652 * memory-mapped I/O access
2654 ***************************************/
2656 static uint64_t cirrus_mmio_read(void *opaque, target_phys_addr_t addr,
2657 unsigned size)
2659 CirrusVGAState *s = opaque;
2661 if (addr >= 0x100) {
2662 return cirrus_mmio_blt_read(s, addr - 0x100);
2663 } else {
2664 return cirrus_vga_ioport_read(s, addr + 0x3c0);
2668 static void cirrus_mmio_write(void *opaque, target_phys_addr_t addr,
2669 uint64_t val, unsigned size)
2671 CirrusVGAState *s = opaque;
2673 if (addr >= 0x100) {
2674 cirrus_mmio_blt_write(s, addr - 0x100, val);
2675 } else {
2676 cirrus_vga_ioport_write(s, addr + 0x3c0, val);
2680 static const MemoryRegionOps cirrus_mmio_io_ops = {
2681 .read = cirrus_mmio_read,
2682 .write = cirrus_mmio_write,
2683 .endianness = DEVICE_LITTLE_ENDIAN,
2684 .impl = {
2685 .min_access_size = 1,
2686 .max_access_size = 1,
2690 /* load/save state */
2692 static int cirrus_post_load(void *opaque, int version_id)
2694 CirrusVGAState *s = opaque;
2696 s->vga.gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
2697 s->vga.gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
2699 cirrus_update_memory_access(s);
2700 /* force refresh */
2701 s->vga.graphic_mode = -1;
2702 cirrus_update_bank_ptr(s, 0);
2703 cirrus_update_bank_ptr(s, 1);
2704 return 0;
2707 static const VMStateDescription vmstate_cirrus_vga = {
2708 .name = "cirrus_vga",
2709 .version_id = 2,
2710 .minimum_version_id = 1,
2711 .minimum_version_id_old = 1,
2712 .post_load = cirrus_post_load,
2713 .fields = (VMStateField []) {
2714 VMSTATE_UINT32(vga.latch, CirrusVGAState),
2715 VMSTATE_UINT8(vga.sr_index, CirrusVGAState),
2716 VMSTATE_BUFFER(vga.sr, CirrusVGAState),
2717 VMSTATE_UINT8(vga.gr_index, CirrusVGAState),
2718 VMSTATE_UINT8(cirrus_shadow_gr0, CirrusVGAState),
2719 VMSTATE_UINT8(cirrus_shadow_gr1, CirrusVGAState),
2720 VMSTATE_BUFFER_START_MIDDLE(vga.gr, CirrusVGAState, 2),
2721 VMSTATE_UINT8(vga.ar_index, CirrusVGAState),
2722 VMSTATE_BUFFER(vga.ar, CirrusVGAState),
2723 VMSTATE_INT32(vga.ar_flip_flop, CirrusVGAState),
2724 VMSTATE_UINT8(vga.cr_index, CirrusVGAState),
2725 VMSTATE_BUFFER(vga.cr, CirrusVGAState),
2726 VMSTATE_UINT8(vga.msr, CirrusVGAState),
2727 VMSTATE_UINT8(vga.fcr, CirrusVGAState),
2728 VMSTATE_UINT8(vga.st00, CirrusVGAState),
2729 VMSTATE_UINT8(vga.st01, CirrusVGAState),
2730 VMSTATE_UINT8(vga.dac_state, CirrusVGAState),
2731 VMSTATE_UINT8(vga.dac_sub_index, CirrusVGAState),
2732 VMSTATE_UINT8(vga.dac_read_index, CirrusVGAState),
2733 VMSTATE_UINT8(vga.dac_write_index, CirrusVGAState),
2734 VMSTATE_BUFFER(vga.dac_cache, CirrusVGAState),
2735 VMSTATE_BUFFER(vga.palette, CirrusVGAState),
2736 VMSTATE_INT32(vga.bank_offset, CirrusVGAState),
2737 VMSTATE_UINT8(cirrus_hidden_dac_lockindex, CirrusVGAState),
2738 VMSTATE_UINT8(cirrus_hidden_dac_data, CirrusVGAState),
2739 VMSTATE_UINT32(hw_cursor_x, CirrusVGAState),
2740 VMSTATE_UINT32(hw_cursor_y, CirrusVGAState),
2741 /* XXX: we do not save the bitblt state - we assume we do not save
2742 the state when the blitter is active */
2743 VMSTATE_END_OF_LIST()
2747 static const VMStateDescription vmstate_pci_cirrus_vga = {
2748 .name = "cirrus_vga",
2749 .version_id = 2,
2750 .minimum_version_id = 2,
2751 .minimum_version_id_old = 2,
2752 .fields = (VMStateField []) {
2753 VMSTATE_PCI_DEVICE(dev, PCICirrusVGAState),
2754 VMSTATE_STRUCT(cirrus_vga, PCICirrusVGAState, 0,
2755 vmstate_cirrus_vga, CirrusVGAState),
2756 VMSTATE_END_OF_LIST()
2760 /***************************************
2762 * initialize
2764 ***************************************/
2766 static void cirrus_reset(void *opaque)
2768 CirrusVGAState *s = opaque;
2770 vga_common_reset(&s->vga);
2771 unmap_linear_vram(s);
2772 s->vga.sr[0x06] = 0x0f;
2773 if (s->device_id == CIRRUS_ID_CLGD5446) {
2774 /* 4MB 64 bit memory config, always PCI */
2775 s->vga.sr[0x1F] = 0x2d; // MemClock
2776 s->vga.gr[0x18] = 0x0f; // fastest memory configuration
2777 s->vga.sr[0x0f] = 0x98;
2778 s->vga.sr[0x17] = 0x20;
2779 s->vga.sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
2780 } else {
2781 s->vga.sr[0x1F] = 0x22; // MemClock
2782 s->vga.sr[0x0F] = CIRRUS_MEMSIZE_2M;
2783 s->vga.sr[0x17] = s->bustype;
2784 s->vga.sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
2786 s->vga.cr[0x27] = s->device_id;
2788 /* Win2K seems to assume that the pattern buffer is at 0xff
2789 initially ! */
2790 memset(s->vga.vram_ptr, 0xff, s->real_vram_size);
2792 s->cirrus_hidden_dac_lockindex = 5;
2793 s->cirrus_hidden_dac_data = 0;
2796 static const MemoryRegionOps cirrus_linear_io_ops = {
2797 .read = cirrus_linear_read,
2798 .write = cirrus_linear_write,
2799 .endianness = DEVICE_LITTLE_ENDIAN,
2800 .impl = {
2801 .min_access_size = 1,
2802 .max_access_size = 1,
2806 static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci)
2808 int i;
2809 static int inited;
2811 if (!inited) {
2812 inited = 1;
2813 for(i = 0;i < 256; i++)
2814 rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
2815 rop_to_index[CIRRUS_ROP_0] = 0;
2816 rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
2817 rop_to_index[CIRRUS_ROP_NOP] = 2;
2818 rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
2819 rop_to_index[CIRRUS_ROP_NOTDST] = 4;
2820 rop_to_index[CIRRUS_ROP_SRC] = 5;
2821 rop_to_index[CIRRUS_ROP_1] = 6;
2822 rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
2823 rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
2824 rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
2825 rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
2826 rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
2827 rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
2828 rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
2829 rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
2830 rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
2831 s->device_id = device_id;
2832 if (is_pci)
2833 s->bustype = CIRRUS_BUSTYPE_PCI;
2834 else
2835 s->bustype = CIRRUS_BUSTYPE_ISA;
2838 register_ioport_write(0x3c0, 16, 1, cirrus_vga_ioport_write, s);
2840 register_ioport_write(0x3b4, 2, 1, cirrus_vga_ioport_write, s);
2841 register_ioport_write(0x3d4, 2, 1, cirrus_vga_ioport_write, s);
2842 register_ioport_write(0x3ba, 1, 1, cirrus_vga_ioport_write, s);
2843 register_ioport_write(0x3da, 1, 1, cirrus_vga_ioport_write, s);
2845 register_ioport_read(0x3c0, 16, 1, cirrus_vga_ioport_read, s);
2847 register_ioport_read(0x3b4, 2, 1, cirrus_vga_ioport_read, s);
2848 register_ioport_read(0x3d4, 2, 1, cirrus_vga_ioport_read, s);
2849 register_ioport_read(0x3ba, 1, 1, cirrus_vga_ioport_read, s);
2850 register_ioport_read(0x3da, 1, 1, cirrus_vga_ioport_read, s);
2852 memory_region_init(&s->low_mem_container,
2853 "cirrus-lowmem-container",
2854 0x20000);
2856 memory_region_init_io(&s->low_mem, &cirrus_vga_mem_ops, s,
2857 "cirrus-low-memory", 0x20000);
2858 memory_region_add_subregion(&s->low_mem_container, 0, &s->low_mem);
2859 memory_region_add_subregion_overlap(get_system_memory(),
2860 isa_mem_base + 0x000a0000,
2861 &s->low_mem_container,
2863 memory_region_set_coalescing(&s->low_mem);
2865 /* I/O handler for LFB */
2866 memory_region_init_io(&s->cirrus_linear_io, &cirrus_linear_io_ops, s,
2867 "cirrus-linear-io", VGA_RAM_SIZE);
2869 /* I/O handler for LFB */
2870 memory_region_init_io(&s->cirrus_linear_bitblt_io,
2871 &cirrus_linear_bitblt_io_ops,
2873 "cirrus-bitblt-mmio",
2874 0x400000);
2876 /* I/O handler for memory-mapped I/O */
2877 memory_region_init_io(&s->cirrus_mmio_io, &cirrus_mmio_io_ops, s,
2878 "cirrus-mmio", CIRRUS_PNPMMIO_SIZE);
2880 s->real_vram_size =
2881 (s->device_id == CIRRUS_ID_CLGD5446) ? 4096 * 1024 : 2048 * 1024;
2883 /* XXX: s->vga.vram_size must be a power of two */
2884 s->cirrus_addr_mask = s->real_vram_size - 1;
2885 s->linear_mmio_mask = s->real_vram_size - 256;
2887 s->vga.get_bpp = cirrus_get_bpp;
2888 s->vga.get_offsets = cirrus_get_offsets;
2889 s->vga.get_resolution = cirrus_get_resolution;
2890 s->vga.cursor_invalidate = cirrus_cursor_invalidate;
2891 s->vga.cursor_draw_line = cirrus_cursor_draw_line;
2893 qemu_register_reset(cirrus_reset, s);
2896 /***************************************
2898 * ISA bus support
2900 ***************************************/
2902 void isa_cirrus_vga_init(void)
2904 CirrusVGAState *s;
2906 s = qemu_mallocz(sizeof(CirrusVGAState));
2908 vga_common_init(&s->vga, VGA_RAM_SIZE);
2909 cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0);
2910 s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
2911 s->vga.screen_dump, s->vga.text_update,
2912 &s->vga);
2913 vmstate_register(NULL, 0, &vmstate_cirrus_vga, s);
2914 rom_add_vga(VGABIOS_CIRRUS_FILENAME);
2915 /* XXX ISA-LFB support */
2918 /***************************************
2920 * PCI bus support
2922 ***************************************/
2924 static int pci_cirrus_vga_initfn(PCIDevice *dev)
2926 PCICirrusVGAState *d = DO_UPCAST(PCICirrusVGAState, dev, dev);
2927 CirrusVGAState *s = &d->cirrus_vga;
2928 PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->qdev.info);
2929 int16_t device_id = info->device_id;
2931 /* setup VGA */
2932 vga_common_init(&s->vga, VGA_RAM_SIZE);
2933 cirrus_init_common(s, device_id, 1);
2934 s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
2935 s->vga.screen_dump, s->vga.text_update,
2936 &s->vga);
2938 /* setup PCI */
2940 memory_region_init(&s->pci_bar, "cirrus-pci-bar0", 0x2000000);
2942 /* XXX: add byte swapping apertures */
2943 memory_region_add_subregion(&s->pci_bar, 0, &s->cirrus_linear_io);
2944 memory_region_add_subregion(&s->pci_bar, 0x1000000,
2945 &s->cirrus_linear_bitblt_io);
2947 /* setup memory space */
2948 /* memory #0 LFB */
2949 /* memory #1 memory-mapped I/O */
2950 /* XXX: s->vga.vram_size must be a power of two */
2951 pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->pci_bar);
2952 if (device_id == CIRRUS_ID_CLGD5446) {
2953 pci_register_bar(&d->dev, 1, 0, &s->cirrus_mmio_io);
2955 return 0;
2958 void pci_cirrus_vga_init(PCIBus *bus)
2960 pci_create_simple(bus, -1, "cirrus-vga");
2963 static PCIDeviceInfo cirrus_vga_info = {
2964 .qdev.name = "cirrus-vga",
2965 .qdev.desc = "Cirrus CLGD 54xx VGA",
2966 .qdev.size = sizeof(PCICirrusVGAState),
2967 .qdev.vmsd = &vmstate_pci_cirrus_vga,
2968 .no_hotplug = 1,
2969 .init = pci_cirrus_vga_initfn,
2970 .romfile = VGABIOS_CIRRUS_FILENAME,
2971 .vendor_id = PCI_VENDOR_ID_CIRRUS,
2972 .device_id = CIRRUS_ID_CLGD5446,
2973 .class_id = PCI_CLASS_DISPLAY_VGA,
2976 static void cirrus_vga_register(void)
2978 pci_qdev_register(&cirrus_vga_info);
2980 device_init(cirrus_vga_register);