2 * MicroBlaze gdb server stub
4 * Copyright (c) 2003-2005 Fabrice Bellard
5 * Copyright (c) 2013 SUSE LINUX Products GmbH
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
22 #include "exec/gdbstub.h"
24 int mb_cpu_gdb_read_register(CPUState
*cs
, GByteArray
*mem_buf
, int n
)
26 MicroBlazeCPU
*cpu
= MICROBLAZE_CPU(cs
);
27 CPUMBState
*env
= &cpu
->env
;
29 * GDB expects SREGs in the following order:
30 * PC, MSR, EAR, ESR, FSR, BTR, EDR, PID, ZPR, TLBX, TLBSX, TLBLO, TLBHI.
31 * They aren't stored in this order, so make a map.
32 * PID, ZPR, TLBx, TLBsx, TLBLO, and TLBHI aren't modeled, so we don't
33 * map them to anything and return a value of 0 instead.
35 static const uint8_t sreg_map
[6] = {
45 * GDB expects registers to be reported in this order:
53 return gdb_get_reg32(mem_buf
, env
->regs
[n
]);
58 return gdb_get_reg32(mem_buf
, env
->sregs
[sreg_map
[n
]]);
59 /* PVR12 is intentionally skipped */
62 return gdb_get_reg32(mem_buf
, env
->pvr
.regs
[n
]);
64 return gdb_get_reg32(mem_buf
, env
->sregs
[SR_EDR
]);
65 /* Other SRegs aren't modeled, so report a value of 0 */
67 return gdb_get_reg32(mem_buf
, 0);
69 return gdb_get_reg32(mem_buf
, env
->slr
);
71 return gdb_get_reg32(mem_buf
, env
->shr
);
78 int mb_cpu_gdb_write_register(CPUState
*cs
, uint8_t *mem_buf
, int n
)
80 MicroBlazeCPU
*cpu
= MICROBLAZE_CPU(cs
);
81 CPUClass
*cc
= CPU_GET_CLASS(cs
);
82 CPUMBState
*env
= &cpu
->env
;
86 * GDB expects SREGs in the following order:
87 * PC, MSR, EAR, ESR, FSR, BTR, EDR, PID, ZPR, TLBX, TLBSX, TLBLO, TLBHI.
88 * They aren't stored in this order, so make a map.
89 * PID, ZPR, TLBx, TLBsx, TLBLO, and TLBHI aren't modeled, so we don't
90 * map them to anything.
92 static const uint8_t sreg_map
[6] = {
101 if (n
> cc
->gdb_num_core_regs
) {
105 tmp
= ldl_p(mem_buf
);
108 * GDB expects registers to be reported in this order:
121 env
->sregs
[sreg_map
[n
]] = tmp
;
123 /* PVR12 is intentionally skipped */
126 env
->pvr
.regs
[n
] = tmp
;
128 /* Only EDR is modeled in these indeces, so ignore the rest */
130 env
->sregs
[SR_EDR
] = tmp
;