2 * Allwinner A10 SoC emulation
4 * Copyright (C) 2013 Li Guang
5 * Written by Li Guang <lig.fnst@cn.fujitsu.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 #include "qemu/osdep.h"
19 #include "qapi/error.h"
20 #include "qemu-common.h"
22 #include "hw/sysbus.h"
23 #include "hw/devices.h"
24 #include "hw/arm/allwinner-a10.h"
26 static void aw_a10_init(Object
*obj
)
28 AwA10State
*s
= AW_A10(obj
);
30 object_initialize_child(obj
, "cpu", &s
->cpu
, sizeof(s
->cpu
),
31 "cortex-a8-" TYPE_ARM_CPU
, &error_abort
, NULL
);
33 sysbus_init_child_obj(obj
, "intc", &s
->intc
, sizeof(s
->intc
),
36 sysbus_init_child_obj(obj
, "timer", &s
->timer
, sizeof(s
->timer
),
39 sysbus_init_child_obj(obj
, "emac", &s
->emac
, sizeof(s
->emac
), TYPE_AW_EMAC
);
41 sysbus_init_child_obj(obj
, "sata", &s
->sata
, sizeof(s
->sata
),
45 static void aw_a10_realize(DeviceState
*dev
, Error
**errp
)
47 AwA10State
*s
= AW_A10(dev
);
48 SysBusDevice
*sysbusdev
;
53 object_property_set_bool(OBJECT(&s
->cpu
), true, "realized", &err
);
55 error_propagate(errp
, err
);
58 irq
= qdev_get_gpio_in(DEVICE(&s
->cpu
), ARM_CPU_IRQ
);
59 fiq
= qdev_get_gpio_in(DEVICE(&s
->cpu
), ARM_CPU_FIQ
);
61 object_property_set_bool(OBJECT(&s
->intc
), true, "realized", &err
);
63 error_propagate(errp
, err
);
66 sysbusdev
= SYS_BUS_DEVICE(&s
->intc
);
67 sysbus_mmio_map(sysbusdev
, 0, AW_A10_PIC_REG_BASE
);
68 sysbus_connect_irq(sysbusdev
, 0, irq
);
69 sysbus_connect_irq(sysbusdev
, 1, fiq
);
70 for (i
= 0; i
< AW_A10_PIC_INT_NR
; i
++) {
71 s
->irq
[i
] = qdev_get_gpio_in(DEVICE(&s
->intc
), i
);
74 object_property_set_bool(OBJECT(&s
->timer
), true, "realized", &err
);
76 error_propagate(errp
, err
);
79 sysbusdev
= SYS_BUS_DEVICE(&s
->timer
);
80 sysbus_mmio_map(sysbusdev
, 0, AW_A10_PIT_REG_BASE
);
81 sysbus_connect_irq(sysbusdev
, 0, s
->irq
[22]);
82 sysbus_connect_irq(sysbusdev
, 1, s
->irq
[23]);
83 sysbus_connect_irq(sysbusdev
, 2, s
->irq
[24]);
84 sysbus_connect_irq(sysbusdev
, 3, s
->irq
[25]);
85 sysbus_connect_irq(sysbusdev
, 4, s
->irq
[67]);
86 sysbus_connect_irq(sysbusdev
, 5, s
->irq
[68]);
88 /* FIXME use qdev NIC properties instead of nd_table[] */
89 if (nd_table
[0].used
) {
90 qemu_check_nic_model(&nd_table
[0], TYPE_AW_EMAC
);
91 qdev_set_nic_properties(DEVICE(&s
->emac
), &nd_table
[0]);
93 object_property_set_bool(OBJECT(&s
->emac
), true, "realized", &err
);
95 error_propagate(errp
, err
);
98 sysbusdev
= SYS_BUS_DEVICE(&s
->emac
);
99 sysbus_mmio_map(sysbusdev
, 0, AW_A10_EMAC_BASE
);
100 sysbus_connect_irq(sysbusdev
, 0, s
->irq
[55]);
102 object_property_set_bool(OBJECT(&s
->sata
), true, "realized", &err
);
104 error_propagate(errp
, err
);
107 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->sata
), 0, AW_A10_SATA_BASE
);
108 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->sata
), 0, s
->irq
[56]);
110 /* FIXME use a qdev chardev prop instead of serial_hd() */
111 serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE
, 2, s
->irq
[1],
112 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN
);
115 static void aw_a10_class_init(ObjectClass
*oc
, void *data
)
117 DeviceClass
*dc
= DEVICE_CLASS(oc
);
119 dc
->realize
= aw_a10_realize
;
120 /* Reason: Uses serial_hds and nd_table in realize function */
121 dc
->user_creatable
= false;
124 static const TypeInfo aw_a10_type_info
= {
126 .parent
= TYPE_DEVICE
,
127 .instance_size
= sizeof(AwA10State
),
128 .instance_init
= aw_a10_init
,
129 .class_init
= aw_a10_class_init
,
132 static void aw_a10_register_types(void)
134 type_register_static(&aw_a10_type_info
);
137 type_init(aw_a10_register_types
)