2 * sPAPR CPU core device, acts as container of CPU thread devices.
4 * Copyright (C) 2016 Bharata B Rao <bharata@linux.vnet.ibm.com>
6 * This work is licensed under the terms of the GNU GPL, version 2 or later.
7 * See the COPYING file in the top-level directory.
9 #include "qemu/osdep.h"
10 #include "hw/cpu/core.h"
11 #include "hw/ppc/spapr_cpu_core.h"
12 #include "target/ppc/cpu.h"
13 #include "hw/ppc/spapr.h"
14 #include "hw/ppc/xics.h" /* for icp_create() - to be removed */
15 #include "hw/boards.h"
16 #include "qapi/error.h"
17 #include "sysemu/cpus.h"
18 #include "sysemu/kvm.h"
19 #include "target/ppc/kvm_ppc.h"
20 #include "hw/ppc/ppc.h"
21 #include "target/ppc/mmu-hash64.h"
22 #include "sysemu/numa.h"
23 #include "sysemu/hw_accel.h"
24 #include "qemu/error-report.h"
26 static void spapr_cpu_reset(void *opaque
)
28 PowerPCCPU
*cpu
= opaque
;
29 CPUState
*cs
= CPU(cpu
);
30 CPUPPCState
*env
= &cpu
->env
;
31 PowerPCCPUClass
*pcc
= POWERPC_CPU_GET_CLASS(cpu
);
32 sPAPRCPUState
*spapr_cpu
= spapr_cpu_state(cpu
);
37 /* All CPUs start halted. CPU0 is unhalted from the machine level
38 * reset code and the rest are explicitly started up by the guest
39 * using an RTAS call */
42 /* Set compatibility mode to match the boot CPU, which was either set
43 * by the machine reset code or by CAS. This should never fail.
45 ppc_set_compat(cpu
, POWERPC_CPU(first_cpu
)->compat_pvr
, &error_abort
);
47 env
->spr
[SPR_HIOR
] = 0;
49 lpcr
= env
->spr
[SPR_LPCR
];
51 /* Set emulated LPCR to not send interrupts to hypervisor. Note that
52 * under KVM, the actual HW LPCR will be set differently by KVM itself,
53 * the settings below ensure proper operations with TCG in absence of
56 * Clearing VPM0 will also cause us to use RMOR in mmu-hash64.c for
57 * real mode accesses, which thankfully defaults to 0 and isn't
58 * accessible in guest mode.
60 * Disable Power-saving mode Exit Cause exceptions for the CPU, so
61 * we don't get spurious wakups before an RTAS start-cpu call.
63 lpcr
&= ~(LPCR_VPM0
| LPCR_VPM1
| LPCR_ISL
| LPCR_KBV
| pcc
->lpcr_pm
);
64 lpcr
|= LPCR_LPES0
| LPCR_LPES1
;
66 /* Set RMLS to the max (ie, 16G) */
68 lpcr
|= 1ull << LPCR_RMLS_SHIFT
;
70 ppc_store_lpcr(cpu
, lpcr
);
72 /* Set a full AMOR so guest can use the AMR as it sees fit */
73 env
->spr
[SPR_AMOR
] = 0xffffffffffffffffull
;
75 spapr_cpu
->vpa_addr
= 0;
76 spapr_cpu
->slb_shadow_addr
= 0;
77 spapr_cpu
->slb_shadow_size
= 0;
78 spapr_cpu
->dtl_addr
= 0;
79 spapr_cpu
->dtl_size
= 0;
81 spapr_caps_cpu_apply(SPAPR_MACHINE(qdev_get_machine()), cpu
);
83 kvm_check_mmu(cpu
, &error_fatal
);
86 void spapr_cpu_set_entry_state(PowerPCCPU
*cpu
, target_ulong nip
, target_ulong r3
)
88 PowerPCCPUClass
*pcc
= POWERPC_CPU_GET_CLASS(cpu
);
89 CPUPPCState
*env
= &cpu
->env
;
93 kvmppc_set_reg_ppc_online(cpu
, 1);
95 /* Enable Power-saving mode Exit Cause exceptions */
96 ppc_store_lpcr(cpu
, env
->spr
[SPR_LPCR
] | pcc
->lpcr_pm
);
100 * Return the sPAPR CPU core type for @model which essentially is the CPU
101 * model specified with -cpu cmdline option.
103 const char *spapr_get_cpu_core_type(const char *cpu_type
)
105 int len
= strlen(cpu_type
) - strlen(POWERPC_CPU_TYPE_SUFFIX
);
106 char *core_type
= g_strdup_printf(SPAPR_CPU_CORE_TYPE_NAME("%.*s"),
108 ObjectClass
*oc
= object_class_by_name(core_type
);
115 return object_class_get_name(oc
);
118 static bool slb_shadow_needed(void *opaque
)
120 sPAPRCPUState
*spapr_cpu
= opaque
;
122 return spapr_cpu
->slb_shadow_addr
!= 0;
125 static const VMStateDescription vmstate_spapr_cpu_slb_shadow
= {
126 .name
= "spapr_cpu/vpa/slb_shadow",
128 .minimum_version_id
= 1,
129 .needed
= slb_shadow_needed
,
130 .fields
= (VMStateField
[]) {
131 VMSTATE_UINT64(slb_shadow_addr
, sPAPRCPUState
),
132 VMSTATE_UINT64(slb_shadow_size
, sPAPRCPUState
),
133 VMSTATE_END_OF_LIST()
137 static bool dtl_needed(void *opaque
)
139 sPAPRCPUState
*spapr_cpu
= opaque
;
141 return spapr_cpu
->dtl_addr
!= 0;
144 static const VMStateDescription vmstate_spapr_cpu_dtl
= {
145 .name
= "spapr_cpu/vpa/dtl",
147 .minimum_version_id
= 1,
148 .needed
= dtl_needed
,
149 .fields
= (VMStateField
[]) {
150 VMSTATE_UINT64(dtl_addr
, sPAPRCPUState
),
151 VMSTATE_UINT64(dtl_size
, sPAPRCPUState
),
152 VMSTATE_END_OF_LIST()
156 static bool vpa_needed(void *opaque
)
158 sPAPRCPUState
*spapr_cpu
= opaque
;
160 return spapr_cpu
->vpa_addr
!= 0;
163 static const VMStateDescription vmstate_spapr_cpu_vpa
= {
164 .name
= "spapr_cpu/vpa",
166 .minimum_version_id
= 1,
167 .needed
= vpa_needed
,
168 .fields
= (VMStateField
[]) {
169 VMSTATE_UINT64(vpa_addr
, sPAPRCPUState
),
170 VMSTATE_END_OF_LIST()
172 .subsections
= (const VMStateDescription
* []) {
173 &vmstate_spapr_cpu_slb_shadow
,
174 &vmstate_spapr_cpu_dtl
,
179 static const VMStateDescription vmstate_spapr_cpu_state
= {
182 .minimum_version_id
= 1,
183 .fields
= (VMStateField
[]) {
184 VMSTATE_END_OF_LIST()
186 .subsections
= (const VMStateDescription
* []) {
187 &vmstate_spapr_cpu_vpa
,
192 static void spapr_unrealize_vcpu(PowerPCCPU
*cpu
, sPAPRCPUCore
*sc
)
194 if (!sc
->pre_3_0_migration
) {
195 vmstate_unregister(NULL
, &vmstate_spapr_cpu_state
, cpu
->machine_data
);
197 qemu_unregister_reset(spapr_cpu_reset
, cpu
);
198 object_unparent(cpu
->intc
);
199 cpu_remove_sync(CPU(cpu
));
200 object_unparent(OBJECT(cpu
));
203 static void spapr_cpu_core_unrealize(DeviceState
*dev
, Error
**errp
)
205 sPAPRCPUCore
*sc
= SPAPR_CPU_CORE(OBJECT(dev
));
206 CPUCore
*cc
= CPU_CORE(dev
);
209 for (i
= 0; i
< cc
->nr_threads
; i
++) {
210 spapr_unrealize_vcpu(sc
->threads
[i
], sc
);
215 static void spapr_realize_vcpu(PowerPCCPU
*cpu
, sPAPRMachineState
*spapr
,
216 sPAPRCPUCore
*sc
, Error
**errp
)
218 CPUPPCState
*env
= &cpu
->env
;
219 CPUState
*cs
= CPU(cpu
);
220 Error
*local_err
= NULL
;
222 object_property_set_bool(OBJECT(cpu
), true, "realized", &local_err
);
227 /* Set time-base frequency to 512 MHz */
228 cpu_ppc_tb_init(env
, SPAPR_TIMEBASE_FREQ
);
230 cpu_ppc_set_vhyp(cpu
, PPC_VIRTUAL_HYPERVISOR(spapr
));
231 kvmppc_set_papr(cpu
);
233 qemu_register_reset(spapr_cpu_reset
, cpu
);
234 spapr_cpu_reset(cpu
);
236 cpu
->intc
= icp_create(OBJECT(cpu
), spapr
->icp_type
, XICS_FABRIC(spapr
),
239 goto error_unregister
;
242 if (!sc
->pre_3_0_migration
) {
243 vmstate_register(NULL
, cs
->cpu_index
, &vmstate_spapr_cpu_state
,
250 qemu_unregister_reset(spapr_cpu_reset
, cpu
);
251 cpu_remove_sync(CPU(cpu
));
253 error_propagate(errp
, local_err
);
256 static PowerPCCPU
*spapr_create_vcpu(sPAPRCPUCore
*sc
, int i
, Error
**errp
)
258 sPAPRCPUCoreClass
*scc
= SPAPR_CPU_CORE_GET_CLASS(sc
);
259 CPUCore
*cc
= CPU_CORE(sc
);
264 Error
*local_err
= NULL
;
266 obj
= object_new(scc
->cpu_type
);
269 cpu
= POWERPC_CPU(obj
);
270 cs
->cpu_index
= cc
->core_id
+ i
;
271 spapr_set_vcpu_id(cpu
, cs
->cpu_index
, &local_err
);
276 cpu
->node_id
= sc
->node_id
;
278 id
= g_strdup_printf("thread[%d]", i
);
279 object_property_add_child(OBJECT(sc
), id
, obj
, &local_err
);
285 cpu
->machine_data
= g_new0(sPAPRCPUState
, 1);
292 error_propagate(errp
, local_err
);
296 static void spapr_delete_vcpu(PowerPCCPU
*cpu
, sPAPRCPUCore
*sc
)
298 sPAPRCPUState
*spapr_cpu
= spapr_cpu_state(cpu
);
300 cpu
->machine_data
= NULL
;
302 object_unparent(OBJECT(cpu
));
305 static void spapr_cpu_core_realize(DeviceState
*dev
, Error
**errp
)
307 /* We don't use SPAPR_MACHINE() in order to exit gracefully if the user
308 * tries to add a sPAPR CPU core to a non-pseries machine.
310 sPAPRMachineState
*spapr
=
311 (sPAPRMachineState
*) object_dynamic_cast(qdev_get_machine(),
313 sPAPRCPUCore
*sc
= SPAPR_CPU_CORE(OBJECT(dev
));
314 CPUCore
*cc
= CPU_CORE(OBJECT(dev
));
315 Error
*local_err
= NULL
;
319 error_setg(errp
, TYPE_SPAPR_CPU_CORE
" needs a pseries machine");
323 sc
->threads
= g_new(PowerPCCPU
*, cc
->nr_threads
);
324 for (i
= 0; i
< cc
->nr_threads
; i
++) {
325 sc
->threads
[i
] = spapr_create_vcpu(sc
, i
, &local_err
);
331 for (j
= 0; j
< cc
->nr_threads
; j
++) {
332 spapr_realize_vcpu(sc
->threads
[j
], spapr
, sc
, &local_err
);
341 spapr_unrealize_vcpu(sc
->threads
[j
], sc
);
345 spapr_delete_vcpu(sc
->threads
[i
], sc
);
348 error_propagate(errp
, local_err
);
351 static Property spapr_cpu_core_properties
[] = {
352 DEFINE_PROP_INT32("node-id", sPAPRCPUCore
, node_id
, CPU_UNSET_NUMA_NODE_ID
),
353 DEFINE_PROP_BOOL("pre-3.0-migration", sPAPRCPUCore
, pre_3_0_migration
,
355 DEFINE_PROP_END_OF_LIST()
358 static void spapr_cpu_core_class_init(ObjectClass
*oc
, void *data
)
360 DeviceClass
*dc
= DEVICE_CLASS(oc
);
361 sPAPRCPUCoreClass
*scc
= SPAPR_CPU_CORE_CLASS(oc
);
363 dc
->realize
= spapr_cpu_core_realize
;
364 dc
->unrealize
= spapr_cpu_core_unrealize
;
365 dc
->props
= spapr_cpu_core_properties
;
366 scc
->cpu_type
= data
;
369 #define DEFINE_SPAPR_CPU_CORE_TYPE(cpu_model) \
371 .parent = TYPE_SPAPR_CPU_CORE, \
372 .class_data = (void *) POWERPC_CPU_TYPE_NAME(cpu_model), \
373 .class_init = spapr_cpu_core_class_init, \
374 .name = SPAPR_CPU_CORE_TYPE_NAME(cpu_model), \
377 static const TypeInfo spapr_cpu_core_type_infos
[] = {
379 .name
= TYPE_SPAPR_CPU_CORE
,
380 .parent
= TYPE_CPU_CORE
,
382 .instance_size
= sizeof(sPAPRCPUCore
),
383 .class_size
= sizeof(sPAPRCPUCoreClass
),
385 DEFINE_SPAPR_CPU_CORE_TYPE("970_v2.2"),
386 DEFINE_SPAPR_CPU_CORE_TYPE("970mp_v1.0"),
387 DEFINE_SPAPR_CPU_CORE_TYPE("970mp_v1.1"),
388 DEFINE_SPAPR_CPU_CORE_TYPE("power5+_v2.1"),
389 DEFINE_SPAPR_CPU_CORE_TYPE("power7_v2.3"),
390 DEFINE_SPAPR_CPU_CORE_TYPE("power7+_v2.1"),
391 DEFINE_SPAPR_CPU_CORE_TYPE("power8_v2.0"),
392 DEFINE_SPAPR_CPU_CORE_TYPE("power8e_v2.1"),
393 DEFINE_SPAPR_CPU_CORE_TYPE("power8nvl_v1.0"),
394 DEFINE_SPAPR_CPU_CORE_TYPE("power9_v1.0"),
395 DEFINE_SPAPR_CPU_CORE_TYPE("power9_v2.0"),
397 DEFINE_SPAPR_CPU_CORE_TYPE("host"),
401 DEFINE_TYPES(spapr_cpu_core_type_infos
)