2 * PowerPC exception emulation helpers for QEMU.
4 * Copyright (c) 2003-2007 Jocelyn Mayer
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #include "qemu/osdep.h"
20 #include "qemu/main-loop.h"
22 #include "exec/helper-proto.h"
23 #include "exec/exec-all.h"
24 #include "exec/cpu_ldst.h"
26 #include "helper_regs.h"
29 //#define DEBUG_SOFTWARE_TLB
30 //#define DEBUG_EXCEPTIONS
32 #ifdef DEBUG_EXCEPTIONS
33 # define LOG_EXCP(...) qemu_log(__VA_ARGS__)
35 # define LOG_EXCP(...) do { } while (0)
38 /*****************************************************************************/
39 /* Exception processing */
40 #if defined(CONFIG_USER_ONLY)
41 void ppc_cpu_do_interrupt(CPUState
*cs
)
43 PowerPCCPU
*cpu
= POWERPC_CPU(cs
);
44 CPUPPCState
*env
= &cpu
->env
;
46 cs
->exception_index
= POWERPC_EXCP_NONE
;
50 static void ppc_hw_interrupt(CPUPPCState
*env
)
52 CPUState
*cs
= CPU(ppc_env_get_cpu(env
));
54 cs
->exception_index
= POWERPC_EXCP_NONE
;
57 #else /* defined(CONFIG_USER_ONLY) */
58 static inline void dump_syscall(CPUPPCState
*env
)
60 qemu_log_mask(CPU_LOG_INT
, "syscall r0=%016" PRIx64
" r3=%016" PRIx64
61 " r4=%016" PRIx64
" r5=%016" PRIx64
" r6=%016" PRIx64
62 " nip=" TARGET_FMT_lx
"\n",
63 ppc_dump_gpr(env
, 0), ppc_dump_gpr(env
, 3),
64 ppc_dump_gpr(env
, 4), ppc_dump_gpr(env
, 5),
65 ppc_dump_gpr(env
, 6), env
->nip
);
68 /* Note that this function should be greatly optimized
69 * when called with a constant excp, from ppc_hw_interrupt
71 static inline void powerpc_excp(PowerPCCPU
*cpu
, int excp_model
, int excp
)
73 CPUState
*cs
= CPU(cpu
);
74 CPUPPCState
*env
= &cpu
->env
;
75 target_ulong msr
, new_msr
, vector
;
76 int srr0
, srr1
, asrr0
, asrr1
, lev
, ail
;
79 qemu_log_mask(CPU_LOG_INT
, "Raise exception at " TARGET_FMT_lx
80 " => %08x (%02x)\n", env
->nip
, excp
, env
->error_code
);
82 /* new srr1 value excluding must-be-zero bits */
83 if (excp_model
== POWERPC_EXCP_BOOKE
) {
86 msr
= env
->msr
& ~0x783f0000ULL
;
89 /* new interrupt handler msr preserves existing HV and ME unless
90 * explicitly overriden
92 new_msr
= env
->msr
& (((target_ulong
)1 << MSR_ME
) | MSR_HVB
);
94 /* target registers */
100 /* check for special resume at 0x100 from doze/nap/sleep/winkle on P7/P8 */
101 if (env
->in_pm_state
) {
102 env
->in_pm_state
= false;
104 /* Pretend to be returning from doze always as we don't lose state */
105 msr
|= (0x1ull
<< (63 - 47));
107 /* Non-machine check are routed to 0x100 with a wakeup cause
110 if (excp
!= POWERPC_EXCP_MCHECK
) {
112 case POWERPC_EXCP_RESET
:
113 msr
|= 0x4ull
<< (63 - 45);
115 case POWERPC_EXCP_EXTERNAL
:
116 msr
|= 0x8ull
<< (63 - 45);
118 case POWERPC_EXCP_DECR
:
119 msr
|= 0x6ull
<< (63 - 45);
121 case POWERPC_EXCP_SDOOR
:
122 msr
|= 0x5ull
<< (63 - 45);
124 case POWERPC_EXCP_SDOOR_HV
:
125 msr
|= 0x3ull
<< (63 - 45);
127 case POWERPC_EXCP_HV_MAINT
:
128 msr
|= 0xaull
<< (63 - 45);
131 cpu_abort(cs
, "Unsupported exception %d in Power Save mode\n",
134 excp
= POWERPC_EXCP_RESET
;
138 /* Exception targetting modifiers
140 * LPES0 is supported on POWER7/8
141 * LPES1 is not supported (old iSeries mode)
143 * On anything else, we behave as if LPES0 is 1
144 * (externals don't alter MSR:HV)
146 * AIL is initialized here but can be cleared by
147 * selected exceptions
149 #if defined(TARGET_PPC64)
150 if (excp_model
== POWERPC_EXCP_POWER7
||
151 excp_model
== POWERPC_EXCP_POWER8
) {
152 lpes0
= !!(env
->spr
[SPR_LPCR
] & LPCR_LPES0
);
153 if (excp_model
== POWERPC_EXCP_POWER8
) {
154 ail
= (env
->spr
[SPR_LPCR
] & LPCR_AIL
) >> LPCR_AIL_SHIFT
;
159 #endif /* defined(TARGET_PPC64) */
165 /* Hypervisor emulation assistance interrupt only exists on server
166 * arch 2.05 server or later. We also don't want to generate it if
167 * we don't have HVB in msr_mask (PAPR mode).
169 if (excp
== POWERPC_EXCP_HV_EMU
170 #if defined(TARGET_PPC64)
171 && !((env
->mmu_model
& POWERPC_MMU_64
) && (env
->msr_mask
& MSR_HVB
))
172 #endif /* defined(TARGET_PPC64) */
175 excp
= POWERPC_EXCP_PROGRAM
;
179 case POWERPC_EXCP_NONE
:
180 /* Should never happen */
182 case POWERPC_EXCP_CRITICAL
: /* Critical input */
183 switch (excp_model
) {
184 case POWERPC_EXCP_40x
:
188 case POWERPC_EXCP_BOOKE
:
189 srr0
= SPR_BOOKE_CSRR0
;
190 srr1
= SPR_BOOKE_CSRR1
;
192 case POWERPC_EXCP_G2
:
198 case POWERPC_EXCP_MCHECK
: /* Machine check exception */
200 /* Machine check exception is not enabled.
201 * Enter checkstop state.
203 fprintf(stderr
, "Machine check while not allowed. "
204 "Entering checkstop state\n");
205 if (qemu_log_separate()) {
206 qemu_log("Machine check while not allowed. "
207 "Entering checkstop state\n");
210 cpu_interrupt_exittb(cs
);
212 if (env
->msr_mask
& MSR_HVB
) {
213 /* ISA specifies HV, but can be delivered to guest with HV clear
214 * (e.g., see FWNMI in PAPR).
216 new_msr
|= (target_ulong
)MSR_HVB
;
220 /* machine check exceptions don't have ME set */
221 new_msr
&= ~((target_ulong
)1 << MSR_ME
);
223 /* XXX: should also have something loaded in DAR / DSISR */
224 switch (excp_model
) {
225 case POWERPC_EXCP_40x
:
229 case POWERPC_EXCP_BOOKE
:
230 /* FIXME: choose one or the other based on CPU type */
231 srr0
= SPR_BOOKE_MCSRR0
;
232 srr1
= SPR_BOOKE_MCSRR1
;
233 asrr0
= SPR_BOOKE_CSRR0
;
234 asrr1
= SPR_BOOKE_CSRR1
;
240 case POWERPC_EXCP_DSI
: /* Data storage exception */
241 LOG_EXCP("DSI exception: DSISR=" TARGET_FMT_lx
" DAR=" TARGET_FMT_lx
242 "\n", env
->spr
[SPR_DSISR
], env
->spr
[SPR_DAR
]);
244 case POWERPC_EXCP_ISI
: /* Instruction storage exception */
245 LOG_EXCP("ISI exception: msr=" TARGET_FMT_lx
", nip=" TARGET_FMT_lx
246 "\n", msr
, env
->nip
);
247 msr
|= env
->error_code
;
249 case POWERPC_EXCP_EXTERNAL
: /* External input */
253 new_msr
|= (target_ulong
)MSR_HVB
;
254 new_msr
|= env
->msr
& ((target_ulong
)1 << MSR_RI
);
258 if (env
->mpic_proxy
) {
259 /* IACK the IRQ on delivery */
260 env
->spr
[SPR_BOOKE_EPR
] = ldl_phys(cs
->as
, env
->mpic_iack
);
263 case POWERPC_EXCP_ALIGN
: /* Alignment exception */
264 /* Get rS/rD and rA from faulting opcode */
265 /* Note: the opcode fields will not be set properly for a direct
266 * store load/store, but nobody cares as nobody actually uses
267 * direct store segments.
269 env
->spr
[SPR_DSISR
] |= (env
->error_code
& 0x03FF0000) >> 16;
271 case POWERPC_EXCP_PROGRAM
: /* Program exception */
272 switch (env
->error_code
& ~0xF) {
273 case POWERPC_EXCP_FP
:
274 if ((msr_fe0
== 0 && msr_fe1
== 0) || msr_fp
== 0) {
275 LOG_EXCP("Ignore floating point exception\n");
276 cs
->exception_index
= POWERPC_EXCP_NONE
;
281 /* FP exceptions always have NIP pointing to the faulting
282 * instruction, so always use store_next and claim we are
283 * precise in the MSR.
286 env
->spr
[SPR_BOOKE_ESR
] = ESR_FP
;
288 case POWERPC_EXCP_INVAL
:
289 LOG_EXCP("Invalid instruction at " TARGET_FMT_lx
"\n", env
->nip
);
291 env
->spr
[SPR_BOOKE_ESR
] = ESR_PIL
;
293 case POWERPC_EXCP_PRIV
:
295 env
->spr
[SPR_BOOKE_ESR
] = ESR_PPR
;
297 case POWERPC_EXCP_TRAP
:
299 env
->spr
[SPR_BOOKE_ESR
] = ESR_PTR
;
302 /* Should never occur */
303 cpu_abort(cs
, "Invalid program exception %d. Aborting\n",
308 case POWERPC_EXCP_SYSCALL
: /* System call exception */
310 lev
= env
->error_code
;
312 /* We need to correct the NIP which in this case is supposed
313 * to point to the next instruction
317 /* "PAPR mode" built-in hypercall emulation */
318 if ((lev
== 1) && cpu
->vhyp
) {
319 PPCVirtualHypervisorClass
*vhc
=
320 PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu
->vhyp
);
321 vhc
->hypercall(cpu
->vhyp
, cpu
);
325 new_msr
|= (target_ulong
)MSR_HVB
;
328 case POWERPC_EXCP_FPU
: /* Floating-point unavailable exception */
329 case POWERPC_EXCP_APU
: /* Auxiliary processor unavailable */
330 case POWERPC_EXCP_DECR
: /* Decrementer exception */
332 case POWERPC_EXCP_FIT
: /* Fixed-interval timer interrupt */
334 LOG_EXCP("FIT exception\n");
336 case POWERPC_EXCP_WDT
: /* Watchdog timer interrupt */
337 LOG_EXCP("WDT exception\n");
338 switch (excp_model
) {
339 case POWERPC_EXCP_BOOKE
:
340 srr0
= SPR_BOOKE_CSRR0
;
341 srr1
= SPR_BOOKE_CSRR1
;
347 case POWERPC_EXCP_DTLB
: /* Data TLB error */
348 case POWERPC_EXCP_ITLB
: /* Instruction TLB error */
350 case POWERPC_EXCP_DEBUG
: /* Debug interrupt */
351 if (env
->flags
& POWERPC_FLAG_DE
) {
352 /* FIXME: choose one or the other based on CPU type */
353 srr0
= SPR_BOOKE_DSRR0
;
354 srr1
= SPR_BOOKE_DSRR1
;
355 asrr0
= SPR_BOOKE_CSRR0
;
356 asrr1
= SPR_BOOKE_CSRR1
;
357 /* DBSR already modified by caller */
359 cpu_abort(cs
, "Debug exception triggered on unsupported model\n");
362 case POWERPC_EXCP_SPEU
: /* SPE/embedded floating-point unavailable */
363 env
->spr
[SPR_BOOKE_ESR
] = ESR_SPV
;
365 case POWERPC_EXCP_EFPDI
: /* Embedded floating-point data interrupt */
367 cpu_abort(cs
, "Embedded floating point data exception "
368 "is not implemented yet !\n");
369 env
->spr
[SPR_BOOKE_ESR
] = ESR_SPV
;
371 case POWERPC_EXCP_EFPRI
: /* Embedded floating-point round interrupt */
373 cpu_abort(cs
, "Embedded floating point round exception "
374 "is not implemented yet !\n");
375 env
->spr
[SPR_BOOKE_ESR
] = ESR_SPV
;
377 case POWERPC_EXCP_EPERFM
: /* Embedded performance monitor interrupt */
380 "Performance counter exception is not implemented yet !\n");
382 case POWERPC_EXCP_DOORI
: /* Embedded doorbell interrupt */
384 case POWERPC_EXCP_DOORCI
: /* Embedded doorbell critical interrupt */
385 srr0
= SPR_BOOKE_CSRR0
;
386 srr1
= SPR_BOOKE_CSRR1
;
388 case POWERPC_EXCP_RESET
: /* System reset exception */
389 /* A power-saving exception sets ME, otherwise it is unchanged */
391 /* indicate that we resumed from power save mode */
393 new_msr
|= ((target_ulong
)1 << MSR_ME
);
395 if (env
->msr_mask
& MSR_HVB
) {
396 /* ISA specifies HV, but can be delivered to guest with HV clear
397 * (e.g., see FWNMI in PAPR, NMI injection in QEMU).
399 new_msr
|= (target_ulong
)MSR_HVB
;
402 cpu_abort(cs
, "Trying to deliver power-saving system reset "
403 "exception %d with no HV support\n", excp
);
408 case POWERPC_EXCP_DSEG
: /* Data segment exception */
409 case POWERPC_EXCP_ISEG
: /* Instruction segment exception */
410 case POWERPC_EXCP_TRACE
: /* Trace exception */
412 case POWERPC_EXCP_HDECR
: /* Hypervisor decrementer exception */
413 case POWERPC_EXCP_HDSI
: /* Hypervisor data storage exception */
414 case POWERPC_EXCP_HISI
: /* Hypervisor instruction storage exception */
415 case POWERPC_EXCP_HDSEG
: /* Hypervisor data segment exception */
416 case POWERPC_EXCP_HISEG
: /* Hypervisor instruction segment exception */
417 case POWERPC_EXCP_SDOOR_HV
: /* Hypervisor Doorbell interrupt */
418 case POWERPC_EXCP_HV_EMU
:
421 new_msr
|= (target_ulong
)MSR_HVB
;
422 new_msr
|= env
->msr
& ((target_ulong
)1 << MSR_RI
);
424 case POWERPC_EXCP_VPU
: /* Vector unavailable exception */
425 case POWERPC_EXCP_VSXU
: /* VSX unavailable exception */
426 case POWERPC_EXCP_FU
: /* Facility unavailable exception */
428 env
->spr
[SPR_FSCR
] |= ((target_ulong
)env
->error_code
<< 56);
431 case POWERPC_EXCP_PIT
: /* Programmable interval timer interrupt */
432 LOG_EXCP("PIT exception\n");
434 case POWERPC_EXCP_IO
: /* IO error exception */
436 cpu_abort(cs
, "601 IO error exception is not implemented yet !\n");
438 case POWERPC_EXCP_RUNM
: /* Run mode exception */
440 cpu_abort(cs
, "601 run mode exception is not implemented yet !\n");
442 case POWERPC_EXCP_EMUL
: /* Emulation trap exception */
444 cpu_abort(cs
, "602 emulation trap exception "
445 "is not implemented yet !\n");
447 case POWERPC_EXCP_IFTLB
: /* Instruction fetch TLB error */
448 switch (excp_model
) {
449 case POWERPC_EXCP_602
:
450 case POWERPC_EXCP_603
:
451 case POWERPC_EXCP_603E
:
452 case POWERPC_EXCP_G2
:
454 case POWERPC_EXCP_7x5
:
456 case POWERPC_EXCP_74xx
:
459 cpu_abort(cs
, "Invalid instruction TLB miss exception\n");
463 case POWERPC_EXCP_DLTLB
: /* Data load TLB miss */
464 switch (excp_model
) {
465 case POWERPC_EXCP_602
:
466 case POWERPC_EXCP_603
:
467 case POWERPC_EXCP_603E
:
468 case POWERPC_EXCP_G2
:
470 case POWERPC_EXCP_7x5
:
472 case POWERPC_EXCP_74xx
:
475 cpu_abort(cs
, "Invalid data load TLB miss exception\n");
479 case POWERPC_EXCP_DSTLB
: /* Data store TLB miss */
480 switch (excp_model
) {
481 case POWERPC_EXCP_602
:
482 case POWERPC_EXCP_603
:
483 case POWERPC_EXCP_603E
:
484 case POWERPC_EXCP_G2
:
486 /* Swap temporary saved registers with GPRs */
487 if (!(new_msr
& ((target_ulong
)1 << MSR_TGPR
))) {
488 new_msr
|= (target_ulong
)1 << MSR_TGPR
;
489 hreg_swap_gpr_tgpr(env
);
492 case POWERPC_EXCP_7x5
:
494 #if defined(DEBUG_SOFTWARE_TLB)
495 if (qemu_log_enabled()) {
497 target_ulong
*miss
, *cmp
;
500 if (excp
== POWERPC_EXCP_IFTLB
) {
503 miss
= &env
->spr
[SPR_IMISS
];
504 cmp
= &env
->spr
[SPR_ICMP
];
506 if (excp
== POWERPC_EXCP_DLTLB
) {
512 miss
= &env
->spr
[SPR_DMISS
];
513 cmp
= &env
->spr
[SPR_DCMP
];
515 qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx
" %cC "
516 TARGET_FMT_lx
" H1 " TARGET_FMT_lx
" H2 "
517 TARGET_FMT_lx
" %08x\n", es
, en
, *miss
, en
, *cmp
,
518 env
->spr
[SPR_HASH1
], env
->spr
[SPR_HASH2
],
522 msr
|= env
->crf
[0] << 28;
523 msr
|= env
->error_code
; /* key, D/I, S/L bits */
524 /* Set way using a LRU mechanism */
525 msr
|= ((env
->last_way
+ 1) & (env
->nb_ways
- 1)) << 17;
527 case POWERPC_EXCP_74xx
:
529 #if defined(DEBUG_SOFTWARE_TLB)
530 if (qemu_log_enabled()) {
532 target_ulong
*miss
, *cmp
;
535 if (excp
== POWERPC_EXCP_IFTLB
) {
538 miss
= &env
->spr
[SPR_TLBMISS
];
539 cmp
= &env
->spr
[SPR_PTEHI
];
541 if (excp
== POWERPC_EXCP_DLTLB
) {
547 miss
= &env
->spr
[SPR_TLBMISS
];
548 cmp
= &env
->spr
[SPR_PTEHI
];
550 qemu_log("74xx %sTLB miss: %cM " TARGET_FMT_lx
" %cC "
551 TARGET_FMT_lx
" %08x\n", es
, en
, *miss
, en
, *cmp
,
555 msr
|= env
->error_code
; /* key bit */
558 cpu_abort(cs
, "Invalid data store TLB miss exception\n");
562 case POWERPC_EXCP_FPA
: /* Floating-point assist exception */
564 cpu_abort(cs
, "Floating point assist exception "
565 "is not implemented yet !\n");
567 case POWERPC_EXCP_DABR
: /* Data address breakpoint */
569 cpu_abort(cs
, "DABR exception is not implemented yet !\n");
571 case POWERPC_EXCP_IABR
: /* Instruction address breakpoint */
573 cpu_abort(cs
, "IABR exception is not implemented yet !\n");
575 case POWERPC_EXCP_SMI
: /* System management interrupt */
577 cpu_abort(cs
, "SMI exception is not implemented yet !\n");
579 case POWERPC_EXCP_THERM
: /* Thermal interrupt */
581 cpu_abort(cs
, "Thermal management exception "
582 "is not implemented yet !\n");
584 case POWERPC_EXCP_PERFM
: /* Embedded performance monitor interrupt */
587 "Performance counter exception is not implemented yet !\n");
589 case POWERPC_EXCP_VPUA
: /* Vector assist exception */
591 cpu_abort(cs
, "VPU assist exception is not implemented yet !\n");
593 case POWERPC_EXCP_SOFTP
: /* Soft patch exception */
596 "970 soft-patch exception is not implemented yet !\n");
598 case POWERPC_EXCP_MAINT
: /* Maintenance exception */
601 "970 maintenance exception is not implemented yet !\n");
603 case POWERPC_EXCP_MEXTBR
: /* Maskable external breakpoint */
605 cpu_abort(cs
, "Maskable external exception "
606 "is not implemented yet !\n");
608 case POWERPC_EXCP_NMEXTBR
: /* Non maskable external breakpoint */
610 cpu_abort(cs
, "Non maskable external exception "
611 "is not implemented yet !\n");
615 cpu_abort(cs
, "Invalid PowerPC exception %d. Aborting\n", excp
);
620 env
->spr
[srr0
] = env
->nip
;
623 env
->spr
[srr1
] = msr
;
626 if (!(env
->msr_mask
& MSR_HVB
)) {
627 if (new_msr
& MSR_HVB
) {
628 cpu_abort(cs
, "Trying to deliver HV exception (MSR) %d with "
629 "no HV support\n", excp
);
631 if (srr0
== SPR_HSRR0
) {
632 cpu_abort(cs
, "Trying to deliver HV exception (HSRR) %d with "
633 "no HV support\n", excp
);
637 /* If any alternate SRR register are defined, duplicate saved values */
639 env
->spr
[asrr0
] = env
->spr
[srr0
];
642 env
->spr
[asrr1
] = env
->spr
[srr1
];
645 /* Sort out endianness of interrupt, this differs depending on the
646 * CPU, the HV mode, etc...
649 if (excp_model
== POWERPC_EXCP_POWER7
) {
650 if (!(new_msr
& MSR_HVB
) && (env
->spr
[SPR_LPCR
] & LPCR_ILE
)) {
651 new_msr
|= (target_ulong
)1 << MSR_LE
;
653 } else if (excp_model
== POWERPC_EXCP_POWER8
) {
654 if (new_msr
& MSR_HVB
) {
655 if (env
->spr
[SPR_HID0
] & (HID0_HILE
| HID0_POWER9_HILE
)) {
656 new_msr
|= (target_ulong
)1 << MSR_LE
;
658 } else if (env
->spr
[SPR_LPCR
] & LPCR_ILE
) {
659 new_msr
|= (target_ulong
)1 << MSR_LE
;
661 } else if (msr_ile
) {
662 new_msr
|= (target_ulong
)1 << MSR_LE
;
666 new_msr
|= (target_ulong
)1 << MSR_LE
;
670 /* Jump to handler */
671 vector
= env
->excp_vectors
[excp
];
672 if (vector
== (target_ulong
)-1ULL) {
673 cpu_abort(cs
, "Raised an exception without defined vector %d\n",
676 vector
|= env
->excp_prefix
;
678 /* AIL only works if there is no HV transition and we are running with
679 * translations enabled
681 if (!((msr
>> MSR_IR
) & 1) || !((msr
>> MSR_DR
) & 1) ||
682 ((new_msr
& MSR_HVB
) && !(msr
& MSR_HVB
))) {
687 new_msr
|= (1 << MSR_IR
) | (1 << MSR_DR
);
692 case AIL_C000_0000_0000_4000
:
693 vector
|= 0xc000000000004000ull
;
696 cpu_abort(cs
, "Invalid AIL combination %d\n", ail
);
701 #if defined(TARGET_PPC64)
702 if (excp_model
== POWERPC_EXCP_BOOKE
) {
703 if (env
->spr
[SPR_BOOKE_EPCR
] & EPCR_ICM
) {
704 /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */
705 new_msr
|= (target_ulong
)1 << MSR_CM
;
707 vector
= (uint32_t)vector
;
710 if (!msr_isf
&& !(env
->mmu_model
& POWERPC_MMU_64
)) {
711 vector
= (uint32_t)vector
;
713 new_msr
|= (target_ulong
)1 << MSR_SF
;
717 /* We don't use hreg_store_msr here as already have treated
718 * any special case that could occur. Just store MSR and update hflags
720 * Note: We *MUST* not use hreg_store_msr() as-is anyway because it
721 * will prevent setting of the HV bit which some exceptions might need
724 env
->msr
= new_msr
& env
->msr_mask
;
725 hreg_compute_hflags(env
);
727 /* Reset exception state */
728 cs
->exception_index
= POWERPC_EXCP_NONE
;
731 /* Reset the reservation */
732 env
->reserve_addr
= -1;
734 /* Any interrupt is context synchronizing, check if TCG TLB
735 * needs a delayed flush on ppc64
737 check_tlb_flush(env
, false);
740 void ppc_cpu_do_interrupt(CPUState
*cs
)
742 PowerPCCPU
*cpu
= POWERPC_CPU(cs
);
743 CPUPPCState
*env
= &cpu
->env
;
745 powerpc_excp(cpu
, env
->excp_model
, cs
->exception_index
);
748 static void ppc_hw_interrupt(CPUPPCState
*env
)
750 PowerPCCPU
*cpu
= ppc_env_get_cpu(env
);
752 CPUState
*cs
= CPU(cpu
);
754 qemu_log_mask(CPU_LOG_INT
, "%s: %p pending %08x req %08x me %d ee %d\n",
755 __func__
, env
, env
->pending_interrupts
,
756 cs
->interrupt_request
, (int)msr_me
, (int)msr_ee
);
759 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_RESET
)) {
760 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_RESET
);
761 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_RESET
);
764 /* Machine check exception */
765 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_MCK
)) {
766 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_MCK
);
767 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_MCHECK
);
771 /* External debug exception */
772 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_DEBUG
)) {
773 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_DEBUG
);
774 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_DEBUG
);
778 /* Hypervisor decrementer exception */
779 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_HDECR
)) {
780 /* LPCR will be clear when not supported so this will work */
781 bool hdice
= !!(env
->spr
[SPR_LPCR
] & LPCR_HDICE
);
782 if ((msr_ee
!= 0 || msr_hv
== 0) && hdice
) {
783 /* HDEC clears on delivery */
784 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_HDECR
);
785 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_HDECR
);
789 /* Extermal interrupt can ignore MSR:EE under some circumstances */
790 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_EXT
)) {
791 bool lpes0
= !!(env
->spr
[SPR_LPCR
] & LPCR_LPES0
);
792 if (msr_ee
!= 0 || (env
->has_hv_mode
&& msr_hv
== 0 && !lpes0
)) {
793 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_EXTERNAL
);
798 /* External critical interrupt */
799 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_CEXT
)) {
800 /* Taking a critical external interrupt does not clear the external
801 * critical interrupt status
804 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_CEXT
);
806 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_CRITICAL
);
811 /* Watchdog timer on embedded PowerPC */
812 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_WDT
)) {
813 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_WDT
);
814 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_WDT
);
817 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_CDOORBELL
)) {
818 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_CDOORBELL
);
819 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_DOORCI
);
822 /* Fixed interval timer on embedded PowerPC */
823 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_FIT
)) {
824 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_FIT
);
825 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_FIT
);
828 /* Programmable interval timer on embedded PowerPC */
829 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_PIT
)) {
830 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_PIT
);
831 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_PIT
);
834 /* Decrementer exception */
835 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_DECR
)) {
836 if (ppc_decr_clear_on_delivery(env
)) {
837 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_DECR
);
839 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_DECR
);
842 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_DOORBELL
)) {
843 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_DOORBELL
);
844 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_DOORI
);
847 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_HDOORBELL
)) {
848 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_HDOORBELL
);
849 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_SDOOR_HV
);
852 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_PERFM
)) {
853 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_PERFM
);
854 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_PERFM
);
857 /* Thermal interrupt */
858 if (env
->pending_interrupts
& (1 << PPC_INTERRUPT_THERM
)) {
859 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_THERM
);
860 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_THERM
);
866 void ppc_cpu_do_system_reset(CPUState
*cs
)
868 PowerPCCPU
*cpu
= POWERPC_CPU(cs
);
869 CPUPPCState
*env
= &cpu
->env
;
871 powerpc_excp(cpu
, env
->excp_model
, POWERPC_EXCP_RESET
);
873 #endif /* !CONFIG_USER_ONLY */
875 bool ppc_cpu_exec_interrupt(CPUState
*cs
, int interrupt_request
)
877 PowerPCCPU
*cpu
= POWERPC_CPU(cs
);
878 CPUPPCState
*env
= &cpu
->env
;
880 if (interrupt_request
& CPU_INTERRUPT_HARD
) {
881 ppc_hw_interrupt(env
);
882 if (env
->pending_interrupts
== 0) {
883 cs
->interrupt_request
&= ~CPU_INTERRUPT_HARD
;
890 #if defined(DEBUG_OP)
891 static void cpu_dump_rfi(target_ulong RA
, target_ulong msr
)
893 qemu_log("Return from exception at " TARGET_FMT_lx
" with flags "
894 TARGET_FMT_lx
"\n", RA
, msr
);
898 /*****************************************************************************/
899 /* Exceptions processing helpers */
901 void raise_exception_err_ra(CPUPPCState
*env
, uint32_t exception
,
902 uint32_t error_code
, uintptr_t raddr
)
904 CPUState
*cs
= CPU(ppc_env_get_cpu(env
));
906 cs
->exception_index
= exception
;
907 env
->error_code
= error_code
;
908 cpu_loop_exit_restore(cs
, raddr
);
911 void raise_exception_err(CPUPPCState
*env
, uint32_t exception
,
914 raise_exception_err_ra(env
, exception
, error_code
, 0);
917 void raise_exception(CPUPPCState
*env
, uint32_t exception
)
919 raise_exception_err_ra(env
, exception
, 0, 0);
922 void raise_exception_ra(CPUPPCState
*env
, uint32_t exception
,
925 raise_exception_err_ra(env
, exception
, 0, raddr
);
928 void helper_raise_exception_err(CPUPPCState
*env
, uint32_t exception
,
931 raise_exception_err_ra(env
, exception
, error_code
, 0);
934 void helper_raise_exception(CPUPPCState
*env
, uint32_t exception
)
936 raise_exception_err_ra(env
, exception
, 0, 0);
939 #if !defined(CONFIG_USER_ONLY)
940 void helper_store_msr(CPUPPCState
*env
, target_ulong val
)
942 uint32_t excp
= hreg_store_msr(env
, val
, 0);
945 CPUState
*cs
= CPU(ppc_env_get_cpu(env
));
946 cpu_interrupt_exittb(cs
);
947 raise_exception(env
, excp
);
951 #if defined(TARGET_PPC64)
952 void helper_pminsn(CPUPPCState
*env
, powerpc_pm_insn_t insn
)
956 cs
= CPU(ppc_env_get_cpu(env
));
958 env
->in_pm_state
= true;
960 /* The architecture specifies that HDEC interrupts are
961 * discarded in PM states
963 env
->pending_interrupts
&= ~(1 << PPC_INTERRUPT_HDECR
);
965 /* Technically, nap doesn't set EE, but if we don't set it
966 * then ppc_hw_interrupt() won't deliver. We could add some
967 * other tests there based on LPCR but it's simpler to just
968 * whack EE in. It will be cleared by the 0x100 at wakeup
969 * anyway. It will still be observable by the guest in SRR1
970 * but this doesn't seem to be a problem.
972 env
->msr
|= (1ull << MSR_EE
);
973 raise_exception(env
, EXCP_HLT
);
975 #endif /* defined(TARGET_PPC64) */
977 static inline void do_rfi(CPUPPCState
*env
, target_ulong nip
, target_ulong msr
)
979 CPUState
*cs
= CPU(ppc_env_get_cpu(env
));
981 /* MSR:POW cannot be set by any form of rfi */
982 msr
&= ~(1ULL << MSR_POW
);
984 #if defined(TARGET_PPC64)
985 /* Switching to 32-bit ? Crop the nip */
986 if (!msr_is_64bit(env
, msr
)) {
992 /* XXX: beware: this is false if VLE is supported */
993 env
->nip
= nip
& ~((target_ulong
)0x00000003);
994 hreg_store_msr(env
, msr
, 1);
995 #if defined(DEBUG_OP)
996 cpu_dump_rfi(env
->nip
, env
->msr
);
998 /* No need to raise an exception here,
999 * as rfi is always the last insn of a TB
1001 cpu_interrupt_exittb(cs
);
1002 /* Reset the reservation */
1003 env
->reserve_addr
= -1;
1005 /* Context synchronizing: check if TCG TLB needs flush */
1006 check_tlb_flush(env
, false);
1009 void helper_rfi(CPUPPCState
*env
)
1011 do_rfi(env
, env
->spr
[SPR_SRR0
], env
->spr
[SPR_SRR1
] & 0xfffffffful
);
1014 #define MSR_BOOK3S_MASK
1015 #if defined(TARGET_PPC64)
1016 void helper_rfid(CPUPPCState
*env
)
1018 /* The architeture defines a number of rules for which bits
1019 * can change but in practice, we handle this in hreg_store_msr()
1020 * which will be called by do_rfi(), so there is no need to filter
1023 do_rfi(env
, env
->spr
[SPR_SRR0
], env
->spr
[SPR_SRR1
]);
1026 void helper_hrfid(CPUPPCState
*env
)
1028 do_rfi(env
, env
->spr
[SPR_HSRR0
], env
->spr
[SPR_HSRR1
]);
1032 /*****************************************************************************/
1033 /* Embedded PowerPC specific helpers */
1034 void helper_40x_rfci(CPUPPCState
*env
)
1036 do_rfi(env
, env
->spr
[SPR_40x_SRR2
], env
->spr
[SPR_40x_SRR3
]);
1039 void helper_rfci(CPUPPCState
*env
)
1041 do_rfi(env
, env
->spr
[SPR_BOOKE_CSRR0
], env
->spr
[SPR_BOOKE_CSRR1
]);
1044 void helper_rfdi(CPUPPCState
*env
)
1046 /* FIXME: choose CSRR1 or DSRR1 based on cpu type */
1047 do_rfi(env
, env
->spr
[SPR_BOOKE_DSRR0
], env
->spr
[SPR_BOOKE_DSRR1
]);
1050 void helper_rfmci(CPUPPCState
*env
)
1052 /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */
1053 do_rfi(env
, env
->spr
[SPR_BOOKE_MCSRR0
], env
->spr
[SPR_BOOKE_MCSRR1
]);
1057 void helper_tw(CPUPPCState
*env
, target_ulong arg1
, target_ulong arg2
,
1060 if (!likely(!(((int32_t)arg1
< (int32_t)arg2
&& (flags
& 0x10)) ||
1061 ((int32_t)arg1
> (int32_t)arg2
&& (flags
& 0x08)) ||
1062 ((int32_t)arg1
== (int32_t)arg2
&& (flags
& 0x04)) ||
1063 ((uint32_t)arg1
< (uint32_t)arg2
&& (flags
& 0x02)) ||
1064 ((uint32_t)arg1
> (uint32_t)arg2
&& (flags
& 0x01))))) {
1065 raise_exception_err_ra(env
, POWERPC_EXCP_PROGRAM
,
1066 POWERPC_EXCP_TRAP
, GETPC());
1070 #if defined(TARGET_PPC64)
1071 void helper_td(CPUPPCState
*env
, target_ulong arg1
, target_ulong arg2
,
1074 if (!likely(!(((int64_t)arg1
< (int64_t)arg2
&& (flags
& 0x10)) ||
1075 ((int64_t)arg1
> (int64_t)arg2
&& (flags
& 0x08)) ||
1076 ((int64_t)arg1
== (int64_t)arg2
&& (flags
& 0x04)) ||
1077 ((uint64_t)arg1
< (uint64_t)arg2
&& (flags
& 0x02)) ||
1078 ((uint64_t)arg1
> (uint64_t)arg2
&& (flags
& 0x01))))) {
1079 raise_exception_err_ra(env
, POWERPC_EXCP_PROGRAM
,
1080 POWERPC_EXCP_TRAP
, GETPC());
1085 #if !defined(CONFIG_USER_ONLY)
1086 /*****************************************************************************/
1087 /* PowerPC 601 specific instructions (POWER bridge) */
1089 void helper_rfsvc(CPUPPCState
*env
)
1091 do_rfi(env
, env
->lr
, env
->ctr
& 0x0000FFFF);
1094 /* Embedded.Processor Control */
1095 static int dbell2irq(target_ulong rb
)
1097 int msg
= rb
& DBELL_TYPE_MASK
;
1101 case DBELL_TYPE_DBELL
:
1102 irq
= PPC_INTERRUPT_DOORBELL
;
1104 case DBELL_TYPE_DBELL_CRIT
:
1105 irq
= PPC_INTERRUPT_CDOORBELL
;
1107 case DBELL_TYPE_G_DBELL
:
1108 case DBELL_TYPE_G_DBELL_CRIT
:
1109 case DBELL_TYPE_G_DBELL_MC
:
1118 void helper_msgclr(CPUPPCState
*env
, target_ulong rb
)
1120 int irq
= dbell2irq(rb
);
1126 env
->pending_interrupts
&= ~(1 << irq
);
1129 void helper_msgsnd(target_ulong rb
)
1131 int irq
= dbell2irq(rb
);
1132 int pir
= rb
& DBELL_PIRTAG_MASK
;
1139 qemu_mutex_lock_iothread();
1141 PowerPCCPU
*cpu
= POWERPC_CPU(cs
);
1142 CPUPPCState
*cenv
= &cpu
->env
;
1144 if ((rb
& DBELL_BRDCAST
) || (cenv
->spr
[SPR_BOOKE_PIR
] == pir
)) {
1145 cenv
->pending_interrupts
|= 1 << irq
;
1146 cpu_interrupt(cs
, CPU_INTERRUPT_HARD
);
1149 qemu_mutex_unlock_iothread();
1152 /* Server Processor Control */
1153 static int book3s_dbell2irq(target_ulong rb
)
1155 int msg
= rb
& DBELL_TYPE_MASK
;
1157 /* A Directed Hypervisor Doorbell message is sent only if the
1158 * message type is 5. All other types are reserved and the
1159 * instruction is a no-op */
1160 return msg
== DBELL_TYPE_DBELL_SERVER
? PPC_INTERRUPT_HDOORBELL
: -1;
1163 void helper_book3s_msgclr(CPUPPCState
*env
, target_ulong rb
)
1165 int irq
= book3s_dbell2irq(rb
);
1171 env
->pending_interrupts
&= ~(1 << irq
);
1174 void helper_book3s_msgsnd(target_ulong rb
)
1176 int irq
= book3s_dbell2irq(rb
);
1177 int pir
= rb
& DBELL_PROCIDTAG_MASK
;
1184 qemu_mutex_lock_iothread();
1186 PowerPCCPU
*cpu
= POWERPC_CPU(cs
);
1187 CPUPPCState
*cenv
= &cpu
->env
;
1189 /* TODO: broadcast message to all threads of the same processor */
1190 if (cenv
->spr_cb
[SPR_PIR
].default_value
== pir
) {
1191 cenv
->pending_interrupts
|= 1 << irq
;
1192 cpu_interrupt(cs
, CPU_INTERRUPT_HARD
);
1195 qemu_mutex_unlock_iothread();
1199 void ppc_cpu_do_unaligned_access(CPUState
*cs
, vaddr vaddr
,
1200 MMUAccessType access_type
,
1201 int mmu_idx
, uintptr_t retaddr
)
1203 CPUPPCState
*env
= cs
->env_ptr
;
1206 /* Restore state and reload the insn we executed, for filling in DSISR. */
1207 cpu_restore_state(cs
, retaddr
, true);
1208 insn
= cpu_ldl_code(env
, env
->nip
);
1210 cs
->exception_index
= POWERPC_EXCP_ALIGN
;
1211 env
->error_code
= insn
& 0x03FF0000;