2 * Inter-Thread Communication Unit emulation.
4 * Copyright (c) 2016 Imagination Technologies
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
21 #include "qemu/units.h"
23 #include "qapi/error.h"
25 #include "exec/exec-all.h"
26 #include "hw/misc/mips_itu.h"
28 #define ITC_TAG_ADDRSPACE_SZ (ITC_ADDRESSMAP_NUM * 8)
29 /* Initialize as 4kB area to fit all 32 cells with default 128B grain.
30 Storage may be resized by the software. */
31 #define ITC_STORAGE_ADDRSPACE_SZ 0x1000
33 #define ITC_FIFO_NUM_MAX 16
34 #define ITC_SEMAPH_NUM_MAX 16
35 #define ITC_AM1_NUMENTRIES_OFS 20
37 #define ITC_CELL_PV_MAX_VAL 0xFFFF
39 #define ITC_CELL_TAG_FIFO_DEPTH 28
40 #define ITC_CELL_TAG_FIFO_PTR 18
41 #define ITC_CELL_TAG_FIFO 17
42 #define ITC_CELL_TAG_T 16
43 #define ITC_CELL_TAG_F 1
44 #define ITC_CELL_TAG_E 0
46 #define ITC_AM0_BASE_ADDRESS_MASK 0xFFFFFC00ULL
47 #define ITC_AM0_EN_MASK 0x1
49 #define ITC_AM1_ADDR_MASK_MASK 0x1FC00
50 #define ITC_AM1_ENTRY_GRAIN_MASK 0x7
52 typedef enum ITCView
{
61 MemoryRegion
*mips_itu_get_tag_region(MIPSITUState
*itu
)
66 static uint64_t itc_tag_read(void *opaque
, hwaddr addr
, unsigned size
)
68 MIPSITUState
*tag
= (MIPSITUState
*)opaque
;
69 uint64_t index
= addr
>> 3;
71 if (index
>= ITC_ADDRESSMAP_NUM
) {
72 qemu_log_mask(LOG_GUEST_ERROR
, "Read 0x%" PRIx64
"\n", addr
);
76 return tag
->ITCAddressMap
[index
];
79 static void itc_reconfigure(MIPSITUState
*tag
)
81 uint64_t *am
= &tag
->ITCAddressMap
[0];
82 MemoryRegion
*mr
= &tag
->storage_io
;
83 hwaddr address
= am
[0] & ITC_AM0_BASE_ADDRESS_MASK
;
84 uint64_t size
= (1 * KiB
) + (am
[1] & ITC_AM1_ADDR_MASK_MASK
);
85 bool is_enabled
= (am
[0] & ITC_AM0_EN_MASK
) != 0;
87 memory_region_transaction_begin();
88 if (!(size
& (size
- 1))) {
89 memory_region_set_size(mr
, size
);
91 memory_region_set_address(mr
, address
);
92 memory_region_set_enabled(mr
, is_enabled
);
93 memory_region_transaction_commit();
96 static void itc_tag_write(void *opaque
, hwaddr addr
,
97 uint64_t data
, unsigned size
)
99 MIPSITUState
*tag
= (MIPSITUState
*)opaque
;
100 uint64_t *am
= &tag
->ITCAddressMap
[0];
101 uint64_t am_old
, mask
;
102 uint64_t index
= addr
>> 3;
106 mask
= ITC_AM0_BASE_ADDRESS_MASK
| ITC_AM0_EN_MASK
;
109 mask
= ITC_AM1_ADDR_MASK_MASK
| ITC_AM1_ENTRY_GRAIN_MASK
;
112 qemu_log_mask(LOG_GUEST_ERROR
, "Bad write 0x%" PRIx64
"\n", addr
);
117 am
[index
] = (data
& mask
) | (am_old
& ~mask
);
118 if (am_old
!= am
[index
]) {
119 itc_reconfigure(tag
);
123 static const MemoryRegionOps itc_tag_ops
= {
124 .read
= itc_tag_read
,
125 .write
= itc_tag_write
,
127 .max_access_size
= 8,
129 .endianness
= DEVICE_NATIVE_ENDIAN
,
132 static inline uint32_t get_num_cells(MIPSITUState
*s
)
134 return s
->num_fifo
+ s
->num_semaphores
;
137 static inline ITCView
get_itc_view(hwaddr addr
)
139 return (addr
>> 3) & 0xf;
142 static inline int get_cell_stride_shift(const MIPSITUState
*s
)
144 /* Minimum interval (for EntryGain = 0) is 128 B */
145 return 7 + (s
->ITCAddressMap
[1] & ITC_AM1_ENTRY_GRAIN_MASK
);
148 static inline ITCStorageCell
*get_cell(MIPSITUState
*s
,
151 uint32_t cell_idx
= addr
>> get_cell_stride_shift(s
);
152 uint32_t num_cells
= get_num_cells(s
);
154 if (cell_idx
>= num_cells
) {
155 cell_idx
= num_cells
- 1;
158 return &s
->cell
[cell_idx
];
161 static void wake_blocked_threads(ITCStorageCell
*c
)
165 if (cs
->halted
&& (c
->blocked_threads
& (1ULL << cs
->cpu_index
))) {
166 cpu_interrupt(cs
, CPU_INTERRUPT_WAKE
);
169 c
->blocked_threads
= 0;
172 static void QEMU_NORETURN
block_thread_and_exit(ITCStorageCell
*c
)
174 c
->blocked_threads
|= 1ULL << current_cpu
->cpu_index
;
175 current_cpu
->halted
= 1;
176 current_cpu
->exception_index
= EXCP_HLT
;
177 cpu_loop_exit_restore(current_cpu
, current_cpu
->mem_io_pc
);
180 /* ITC Bypass View */
182 static inline uint64_t view_bypass_read(ITCStorageCell
*c
)
185 return c
->data
[c
->fifo_out
];
191 static inline void view_bypass_write(ITCStorageCell
*c
, uint64_t val
)
193 if (c
->tag
.FIFO
&& (c
->tag
.FIFOPtr
> 0)) {
194 int idx
= (c
->fifo_out
+ c
->tag
.FIFOPtr
- 1) % ITC_CELL_DEPTH
;
198 /* ignore a write to the semaphore cell */
201 /* ITC Control View */
203 static inline uint64_t view_control_read(ITCStorageCell
*c
)
205 return ((uint64_t)c
->tag
.FIFODepth
<< ITC_CELL_TAG_FIFO_DEPTH
) |
206 (c
->tag
.FIFOPtr
<< ITC_CELL_TAG_FIFO_PTR
) |
207 (c
->tag
.FIFO
<< ITC_CELL_TAG_FIFO
) |
208 (c
->tag
.T
<< ITC_CELL_TAG_T
) |
209 (c
->tag
.E
<< ITC_CELL_TAG_E
) |
210 (c
->tag
.F
<< ITC_CELL_TAG_F
);
213 static inline void view_control_write(ITCStorageCell
*c
, uint64_t val
)
215 c
->tag
.T
= (val
>> ITC_CELL_TAG_T
) & 1;
216 c
->tag
.E
= (val
>> ITC_CELL_TAG_E
) & 1;
217 c
->tag
.F
= (val
>> ITC_CELL_TAG_F
) & 1;
224 /* ITC Empty/Full View */
226 static uint64_t view_ef_common_read(ITCStorageCell
*c
, bool blocking
)
236 if (blocking
&& c
->tag
.E
) {
237 block_thread_and_exit(c
);
240 if (c
->blocked_threads
) {
241 wake_blocked_threads(c
);
244 if (c
->tag
.FIFOPtr
> 0) {
245 ret
= c
->data
[c
->fifo_out
];
246 c
->fifo_out
= (c
->fifo_out
+ 1) % ITC_CELL_DEPTH
;
250 if (c
->tag
.FIFOPtr
== 0) {
257 static uint64_t view_ef_sync_read(ITCStorageCell
*c
)
259 return view_ef_common_read(c
, true);
262 static uint64_t view_ef_try_read(ITCStorageCell
*c
)
264 return view_ef_common_read(c
, false);
267 static inline void view_ef_common_write(ITCStorageCell
*c
, uint64_t val
,
276 if (blocking
&& c
->tag
.F
) {
277 block_thread_and_exit(c
);
280 if (c
->blocked_threads
) {
281 wake_blocked_threads(c
);
284 if (c
->tag
.FIFOPtr
< ITC_CELL_DEPTH
) {
285 int idx
= (c
->fifo_out
+ c
->tag
.FIFOPtr
) % ITC_CELL_DEPTH
;
290 if (c
->tag
.FIFOPtr
== ITC_CELL_DEPTH
) {
295 static void view_ef_sync_write(ITCStorageCell
*c
, uint64_t val
)
297 view_ef_common_write(c
, val
, true);
300 static void view_ef_try_write(ITCStorageCell
*c
, uint64_t val
)
302 view_ef_common_write(c
, val
, false);
307 static uint64_t view_pv_common_read(ITCStorageCell
*c
, bool blocking
)
309 uint64_t ret
= c
->data
[0];
315 if (c
->data
[0] > 0) {
317 } else if (blocking
) {
318 block_thread_and_exit(c
);
324 static uint64_t view_pv_sync_read(ITCStorageCell
*c
)
326 return view_pv_common_read(c
, true);
329 static uint64_t view_pv_try_read(ITCStorageCell
*c
)
331 return view_pv_common_read(c
, false);
334 static inline void view_pv_common_write(ITCStorageCell
*c
)
340 if (c
->data
[0] < ITC_CELL_PV_MAX_VAL
) {
344 if (c
->blocked_threads
) {
345 wake_blocked_threads(c
);
349 static void view_pv_sync_write(ITCStorageCell
*c
)
351 view_pv_common_write(c
);
354 static void view_pv_try_write(ITCStorageCell
*c
)
356 view_pv_common_write(c
);
359 static uint64_t itc_storage_read(void *opaque
, hwaddr addr
, unsigned size
)
361 MIPSITUState
*s
= (MIPSITUState
*)opaque
;
362 ITCStorageCell
*cell
= get_cell(s
, addr
);
363 ITCView view
= get_itc_view(addr
);
368 ret
= view_bypass_read(cell
);
370 case ITCVIEW_CONTROL
:
371 ret
= view_control_read(cell
);
373 case ITCVIEW_EF_SYNC
:
374 ret
= view_ef_sync_read(cell
);
377 ret
= view_ef_try_read(cell
);
379 case ITCVIEW_PV_SYNC
:
380 ret
= view_pv_sync_read(cell
);
383 ret
= view_pv_try_read(cell
);
386 qemu_log_mask(LOG_GUEST_ERROR
,
387 "itc_storage_read: Bad ITC View %d\n", (int)view
);
394 static void itc_storage_write(void *opaque
, hwaddr addr
, uint64_t data
,
397 MIPSITUState
*s
= (MIPSITUState
*)opaque
;
398 ITCStorageCell
*cell
= get_cell(s
, addr
);
399 ITCView view
= get_itc_view(addr
);
403 view_bypass_write(cell
, data
);
405 case ITCVIEW_CONTROL
:
406 view_control_write(cell
, data
);
408 case ITCVIEW_EF_SYNC
:
409 view_ef_sync_write(cell
, data
);
412 view_ef_try_write(cell
, data
);
414 case ITCVIEW_PV_SYNC
:
415 view_pv_sync_write(cell
);
418 view_pv_try_write(cell
);
421 qemu_log_mask(LOG_GUEST_ERROR
,
422 "itc_storage_write: Bad ITC View %d\n", (int)view
);
428 static const MemoryRegionOps itc_storage_ops
= {
429 .read
= itc_storage_read
,
430 .write
= itc_storage_write
,
431 .endianness
= DEVICE_NATIVE_ENDIAN
,
434 static void itc_reset_cells(MIPSITUState
*s
)
438 memset(s
->cell
, 0, get_num_cells(s
) * sizeof(s
->cell
[0]));
440 for (i
= 0; i
< s
->num_fifo
; i
++) {
441 s
->cell
[i
].tag
.E
= 1;
442 s
->cell
[i
].tag
.FIFO
= 1;
443 s
->cell
[i
].tag
.FIFODepth
= ITC_CELL_DEPTH_SHIFT
;
447 static void mips_itu_init(Object
*obj
)
449 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
450 MIPSITUState
*s
= MIPS_ITU(obj
);
452 memory_region_init_io(&s
->storage_io
, OBJECT(s
), &itc_storage_ops
, s
,
453 "mips-itc-storage", ITC_STORAGE_ADDRSPACE_SZ
);
454 sysbus_init_mmio(sbd
, &s
->storage_io
);
456 memory_region_init_io(&s
->tag_io
, OBJECT(s
), &itc_tag_ops
, s
,
457 "mips-itc-tag", ITC_TAG_ADDRSPACE_SZ
);
460 static void mips_itu_realize(DeviceState
*dev
, Error
**errp
)
462 MIPSITUState
*s
= MIPS_ITU(dev
);
464 if (s
->num_fifo
> ITC_FIFO_NUM_MAX
) {
465 error_setg(errp
, "Exceed maximum number of FIFO cells: %d",
469 if (s
->num_semaphores
> ITC_SEMAPH_NUM_MAX
) {
470 error_setg(errp
, "Exceed maximum number of Semaphore cells: %d",
475 s
->cell
= g_new(ITCStorageCell
, get_num_cells(s
));
478 static void mips_itu_reset(DeviceState
*dev
)
480 MIPSITUState
*s
= MIPS_ITU(dev
);
482 s
->ITCAddressMap
[0] = 0;
483 s
->ITCAddressMap
[1] =
484 ((ITC_STORAGE_ADDRSPACE_SZ
- 1) & ITC_AM1_ADDR_MASK_MASK
) |
485 (get_num_cells(s
) << ITC_AM1_NUMENTRIES_OFS
);
491 static Property mips_itu_properties
[] = {
492 DEFINE_PROP_INT32("num-fifo", MIPSITUState
, num_fifo
,
494 DEFINE_PROP_INT32("num-semaphores", MIPSITUState
, num_semaphores
,
496 DEFINE_PROP_END_OF_LIST(),
499 static void mips_itu_class_init(ObjectClass
*klass
, void *data
)
501 DeviceClass
*dc
= DEVICE_CLASS(klass
);
503 dc
->props
= mips_itu_properties
;
504 dc
->realize
= mips_itu_realize
;
505 dc
->reset
= mips_itu_reset
;
508 static const TypeInfo mips_itu_info
= {
509 .name
= TYPE_MIPS_ITU
,
510 .parent
= TYPE_SYS_BUS_DEVICE
,
511 .instance_size
= sizeof(MIPSITUState
),
512 .instance_init
= mips_itu_init
,
513 .class_init
= mips_itu_class_init
,
516 static void mips_itu_register_types(void)
518 type_register_static(&mips_itu_info
);
521 type_init(mips_itu_register_types
)