2 * QEMU IDE Emulation: PCI Bus support.
4 * Copyright (c) 2003 Fabrice Bellard
5 * Copyright (c) 2006 Openedhand Ltd.
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "qemu/osdep.h"
27 #include "hw/pci/pci.h"
28 #include "hw/isa/isa.h"
29 #include "sysemu/dma.h"
30 #include "qemu/error-report.h"
31 #include "hw/ide/pci.h"
34 #define BMDMA_PAGE_SIZE 4096
36 #define BM_MIGRATION_COMPAT_STATUS_BITS \
37 (IDE_RETRY_DMA | IDE_RETRY_PIO | \
38 IDE_RETRY_READ | IDE_RETRY_FLUSH)
40 static void bmdma_start_dma(IDEDMA
*dma
, IDEState
*s
,
41 BlockCompletionFunc
*dma_cb
)
43 BMDMAState
*bm
= DO_UPCAST(BMDMAState
, dma
, dma
);
50 if (bm
->status
& BM_STATUS_DMAING
) {
51 bm
->dma_cb(bmdma_active_if(bm
), 0);
56 * Prepare an sglist based on available PRDs.
57 * @limit: How many bytes to prepare total.
59 * Returns the number of bytes prepared, -1 on error.
60 * IDEState.io_buffer_size will contain the number of bytes described
61 * by the PRDs, whether or not we added them to the sglist.
63 static int32_t bmdma_prepare_buf(IDEDMA
*dma
, int32_t limit
)
65 BMDMAState
*bm
= DO_UPCAST(BMDMAState
, dma
, dma
);
66 IDEState
*s
= bmdma_active_if(bm
);
67 PCIDevice
*pci_dev
= PCI_DEVICE(bm
->pci_dev
);
74 pci_dma_sglist_init(&s
->sg
, pci_dev
,
75 s
->nsector
/ (BMDMA_PAGE_SIZE
/ 512) + 1);
76 s
->io_buffer_size
= 0;
78 if (bm
->cur_prd_len
== 0) {
79 /* end of table (with a fail safe of one page) */
80 if (bm
->cur_prd_last
||
81 (bm
->cur_addr
- bm
->addr
) >= BMDMA_PAGE_SIZE
) {
84 pci_dma_read(pci_dev
, bm
->cur_addr
, &prd
, 8);
86 prd
.addr
= le32_to_cpu(prd
.addr
);
87 prd
.size
= le32_to_cpu(prd
.size
);
88 len
= prd
.size
& 0xfffe;
91 bm
->cur_prd_len
= len
;
92 bm
->cur_prd_addr
= prd
.addr
;
93 bm
->cur_prd_last
= (prd
.size
& 0x80000000);
99 /* Don't add extra bytes to the SGList; consume any remaining
100 * PRDs from the guest, but ignore them. */
101 sg_len
= MIN(limit
- s
->sg
.size
, bm
->cur_prd_len
);
103 qemu_sglist_add(&s
->sg
, bm
->cur_prd_addr
, sg_len
);
106 bm
->cur_prd_addr
+= l
;
107 bm
->cur_prd_len
-= l
;
108 s
->io_buffer_size
+= l
;
112 qemu_sglist_destroy(&s
->sg
);
113 s
->io_buffer_size
= 0;
117 /* return 0 if buffer completed */
118 static int bmdma_rw_buf(IDEDMA
*dma
, int is_write
)
120 BMDMAState
*bm
= DO_UPCAST(BMDMAState
, dma
, dma
);
121 IDEState
*s
= bmdma_active_if(bm
);
122 PCIDevice
*pci_dev
= PCI_DEVICE(bm
->pci_dev
);
130 l
= s
->io_buffer_size
- s
->io_buffer_index
;
133 if (bm
->cur_prd_len
== 0) {
134 /* end of table (with a fail safe of one page) */
135 if (bm
->cur_prd_last
||
136 (bm
->cur_addr
- bm
->addr
) >= BMDMA_PAGE_SIZE
)
138 pci_dma_read(pci_dev
, bm
->cur_addr
, &prd
, 8);
140 prd
.addr
= le32_to_cpu(prd
.addr
);
141 prd
.size
= le32_to_cpu(prd
.size
);
142 len
= prd
.size
& 0xfffe;
145 bm
->cur_prd_len
= len
;
146 bm
->cur_prd_addr
= prd
.addr
;
147 bm
->cur_prd_last
= (prd
.size
& 0x80000000);
149 if (l
> bm
->cur_prd_len
)
153 pci_dma_write(pci_dev
, bm
->cur_prd_addr
,
154 s
->io_buffer
+ s
->io_buffer_index
, l
);
156 pci_dma_read(pci_dev
, bm
->cur_prd_addr
,
157 s
->io_buffer
+ s
->io_buffer_index
, l
);
159 bm
->cur_prd_addr
+= l
;
160 bm
->cur_prd_len
-= l
;
161 s
->io_buffer_index
+= l
;
167 static void bmdma_set_inactive(IDEDMA
*dma
, bool more
)
169 BMDMAState
*bm
= DO_UPCAST(BMDMAState
, dma
, dma
);
173 bm
->status
|= BM_STATUS_DMAING
;
175 bm
->status
&= ~BM_STATUS_DMAING
;
179 static void bmdma_restart_dma(IDEDMA
*dma
)
181 BMDMAState
*bm
= DO_UPCAST(BMDMAState
, dma
, dma
);
183 bm
->cur_addr
= bm
->addr
;
186 static void bmdma_cancel(BMDMAState
*bm
)
188 if (bm
->status
& BM_STATUS_DMAING
) {
189 /* cancel DMA request */
190 bmdma_set_inactive(&bm
->dma
, false);
194 static void bmdma_reset(IDEDMA
*dma
)
196 BMDMAState
*bm
= DO_UPCAST(BMDMAState
, dma
, dma
);
204 bm
->cur_prd_last
= 0;
205 bm
->cur_prd_addr
= 0;
209 static void bmdma_irq(void *opaque
, int n
, int level
)
211 BMDMAState
*bm
= opaque
;
214 /* pass through lower */
215 qemu_set_irq(bm
->irq
, level
);
219 bm
->status
|= BM_STATUS_INT
;
221 /* trigger the real irq */
222 qemu_set_irq(bm
->irq
, level
);
225 void bmdma_cmd_writeb(BMDMAState
*bm
, uint32_t val
)
227 trace_bmdma_cmd_writeb(val
);
229 /* Ignore writes to SSBM if it keeps the old value */
230 if ((val
& BM_CMD_START
) != (bm
->cmd
& BM_CMD_START
)) {
231 if (!(val
& BM_CMD_START
)) {
232 ide_cancel_dma_sync(idebus_active_if(bm
->bus
));
233 bm
->status
&= ~BM_STATUS_DMAING
;
235 bm
->cur_addr
= bm
->addr
;
236 if (!(bm
->status
& BM_STATUS_DMAING
)) {
237 bm
->status
|= BM_STATUS_DMAING
;
238 /* start dma transfer if possible */
240 bm
->dma_cb(bmdma_active_if(bm
), 0);
245 bm
->cmd
= val
& 0x09;
248 static uint64_t bmdma_addr_read(void *opaque
, hwaddr addr
,
251 BMDMAState
*bm
= opaque
;
252 uint32_t mask
= (1ULL << (width
* 8)) - 1;
255 data
= (bm
->addr
>> (addr
* 8)) & mask
;
256 trace_bmdma_addr_read(data
);
260 static void bmdma_addr_write(void *opaque
, hwaddr addr
,
261 uint64_t data
, unsigned width
)
263 BMDMAState
*bm
= opaque
;
264 int shift
= addr
* 8;
265 uint32_t mask
= (1ULL << (width
* 8)) - 1;
267 trace_bmdma_addr_write(data
);
268 bm
->addr
&= ~(mask
<< shift
);
269 bm
->addr
|= ((data
& mask
) << shift
) & ~3;
272 MemoryRegionOps bmdma_addr_ioport_ops
= {
273 .read
= bmdma_addr_read
,
274 .write
= bmdma_addr_write
,
275 .endianness
= DEVICE_LITTLE_ENDIAN
,
278 static bool ide_bmdma_current_needed(void *opaque
)
280 BMDMAState
*bm
= opaque
;
282 return (bm
->cur_prd_len
!= 0);
285 static bool ide_bmdma_status_needed(void *opaque
)
287 BMDMAState
*bm
= opaque
;
289 /* Older versions abused some bits in the status register for internal
290 * error state. If any of these bits are set, we must add a subsection to
291 * transfer the real status register */
292 uint8_t abused_bits
= BM_MIGRATION_COMPAT_STATUS_BITS
;
294 return ((bm
->status
& abused_bits
) != 0);
297 static int ide_bmdma_pre_save(void *opaque
)
299 BMDMAState
*bm
= opaque
;
300 uint8_t abused_bits
= BM_MIGRATION_COMPAT_STATUS_BITS
;
302 if (!(bm
->status
& BM_STATUS_DMAING
) && bm
->dma_cb
) {
303 bm
->bus
->error_status
=
304 ide_dma_cmd_to_retry(bmdma_active_if(bm
)->dma_cmd
);
306 bm
->migration_retry_unit
= bm
->bus
->retry_unit
;
307 bm
->migration_retry_sector_num
= bm
->bus
->retry_sector_num
;
308 bm
->migration_retry_nsector
= bm
->bus
->retry_nsector
;
309 bm
->migration_compat_status
=
310 (bm
->status
& ~abused_bits
) | (bm
->bus
->error_status
& abused_bits
);
315 /* This function accesses bm->bus->error_status which is loaded only after
316 * BMDMA itself. This is why the function is called from ide_pci_post_load
317 * instead of being registered with VMState where it would run too early. */
318 static int ide_bmdma_post_load(void *opaque
, int version_id
)
320 BMDMAState
*bm
= opaque
;
321 uint8_t abused_bits
= BM_MIGRATION_COMPAT_STATUS_BITS
;
323 if (bm
->status
== 0) {
324 bm
->status
= bm
->migration_compat_status
& ~abused_bits
;
325 bm
->bus
->error_status
|= bm
->migration_compat_status
& abused_bits
;
327 if (bm
->bus
->error_status
) {
328 bm
->bus
->retry_sector_num
= bm
->migration_retry_sector_num
;
329 bm
->bus
->retry_nsector
= bm
->migration_retry_nsector
;
330 bm
->bus
->retry_unit
= bm
->migration_retry_unit
;
336 static const VMStateDescription vmstate_bmdma_current
= {
337 .name
= "ide bmdma_current",
339 .minimum_version_id
= 1,
340 .needed
= ide_bmdma_current_needed
,
341 .fields
= (VMStateField
[]) {
342 VMSTATE_UINT32(cur_addr
, BMDMAState
),
343 VMSTATE_UINT32(cur_prd_last
, BMDMAState
),
344 VMSTATE_UINT32(cur_prd_addr
, BMDMAState
),
345 VMSTATE_UINT32(cur_prd_len
, BMDMAState
),
346 VMSTATE_END_OF_LIST()
350 static const VMStateDescription vmstate_bmdma_status
= {
351 .name
="ide bmdma/status",
353 .minimum_version_id
= 1,
354 .needed
= ide_bmdma_status_needed
,
355 .fields
= (VMStateField
[]) {
356 VMSTATE_UINT8(status
, BMDMAState
),
357 VMSTATE_END_OF_LIST()
361 static const VMStateDescription vmstate_bmdma
= {
364 .minimum_version_id
= 0,
365 .pre_save
= ide_bmdma_pre_save
,
366 .fields
= (VMStateField
[]) {
367 VMSTATE_UINT8(cmd
, BMDMAState
),
368 VMSTATE_UINT8(migration_compat_status
, BMDMAState
),
369 VMSTATE_UINT32(addr
, BMDMAState
),
370 VMSTATE_INT64(migration_retry_sector_num
, BMDMAState
),
371 VMSTATE_UINT32(migration_retry_nsector
, BMDMAState
),
372 VMSTATE_UINT8(migration_retry_unit
, BMDMAState
),
373 VMSTATE_END_OF_LIST()
375 .subsections
= (const VMStateDescription
*[]) {
376 &vmstate_bmdma_current
,
377 &vmstate_bmdma_status
,
382 static int ide_pci_post_load(void *opaque
, int version_id
)
384 PCIIDEState
*d
= opaque
;
387 for(i
= 0; i
< 2; i
++) {
388 /* current versions always store 0/1, but older version
389 stored bigger values. We only need last bit */
390 d
->bmdma
[i
].migration_retry_unit
&= 1;
391 ide_bmdma_post_load(&d
->bmdma
[i
], -1);
397 const VMStateDescription vmstate_ide_pci
= {
400 .minimum_version_id
= 0,
401 .post_load
= ide_pci_post_load
,
402 .fields
= (VMStateField
[]) {
403 VMSTATE_PCI_DEVICE(parent_obj
, PCIIDEState
),
404 VMSTATE_STRUCT_ARRAY(bmdma
, PCIIDEState
, 2, 0,
405 vmstate_bmdma
, BMDMAState
),
406 VMSTATE_IDE_BUS_ARRAY(bus
, PCIIDEState
, 2),
407 VMSTATE_IDE_DRIVES(bus
[0].ifs
, PCIIDEState
),
408 VMSTATE_IDE_DRIVES(bus
[1].ifs
, PCIIDEState
),
409 VMSTATE_END_OF_LIST()
413 void pci_ide_create_devs(PCIDevice
*dev
, DriveInfo
**hd_table
)
415 PCIIDEState
*d
= PCI_IDE(dev
);
416 static const int bus
[4] = { 0, 0, 1, 1 };
417 static const int unit
[4] = { 0, 1, 0, 1 };
420 for (i
= 0; i
< 4; i
++) {
421 if (hd_table
[i
] == NULL
)
423 ide_create_drive(d
->bus
+bus
[i
], unit
[i
], hd_table
[i
]);
427 static const struct IDEDMAOps bmdma_ops
= {
428 .start_dma
= bmdma_start_dma
,
429 .prepare_buf
= bmdma_prepare_buf
,
430 .rw_buf
= bmdma_rw_buf
,
431 .restart_dma
= bmdma_restart_dma
,
432 .set_inactive
= bmdma_set_inactive
,
433 .reset
= bmdma_reset
,
436 void bmdma_init(IDEBus
*bus
, BMDMAState
*bm
, PCIIDEState
*d
)
438 if (bus
->dma
== &bm
->dma
) {
442 bm
->dma
.ops
= &bmdma_ops
;
445 bus
->irq
= qemu_allocate_irq(bmdma_irq
, bm
, 0);
449 static const TypeInfo pci_ide_type_info
= {
450 .name
= TYPE_PCI_IDE
,
451 .parent
= TYPE_PCI_DEVICE
,
452 .instance_size
= sizeof(PCIIDEState
),
454 .interfaces
= (InterfaceInfo
[]) {
455 { INTERFACE_CONVENTIONAL_PCI_DEVICE
},
460 static void pci_ide_register_types(void)
462 type_register_static(&pci_ide_type_info
);
465 type_init(pci_ide_register_types
)