2 * Global peripheral timer block for ARM A9MP
6 * Written by François LEGAL
7 * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, see <http://www.gnu.org/licenses/>.
23 #include "qemu/osdep.h"
26 #include "hw/qdev-properties.h"
27 #include "hw/timer/a9gtimer.h"
28 #include "migration/vmstate.h"
29 #include "qapi/error.h"
30 #include "qemu/timer.h"
31 #include "qemu/bitops.h"
33 #include "qemu/module.h"
34 #include "hw/core/cpu.h"
35 #include "sysemu/qtest.h"
37 #ifndef A9_GTIMER_ERR_DEBUG
38 #define A9_GTIMER_ERR_DEBUG 0
41 #define DB_PRINT_L(level, ...) do { \
42 if (A9_GTIMER_ERR_DEBUG > (level)) { \
43 fprintf(stderr, ": %s: ", __func__); \
44 fprintf(stderr, ## __VA_ARGS__); \
48 #define DB_PRINT(...) DB_PRINT_L(0, ## __VA_ARGS__)
50 static inline int a9_gtimer_get_current_cpu(A9GTimerState
*s
)
52 if (qtest_enabled()) {
56 if (current_cpu
->cpu_index
>= s
->num_cpu
) {
57 hw_error("a9gtimer: num-cpu %d but this cpu is %d!\n",
58 s
->num_cpu
, current_cpu
->cpu_index
);
60 return current_cpu
->cpu_index
;
63 static inline uint64_t a9_gtimer_get_conv(A9GTimerState
*s
)
65 uint64_t prescale
= extract32(s
->control
, R_CONTROL_PRESCALER_SHIFT
,
66 R_CONTROL_PRESCALER_LEN
);
68 return (prescale
+ 1) * 10;
71 static A9GTimerUpdate
a9_gtimer_get_update(A9GTimerState
*s
)
75 ret
.now
= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
);
76 ret
.new = s
->ref_counter
+
77 (ret
.now
- s
->cpu_ref_time
) / a9_gtimer_get_conv(s
);
81 static void a9_gtimer_update(A9GTimerState
*s
, bool sync
)
84 A9GTimerUpdate update
= a9_gtimer_get_update(s
);
86 int64_t next_cdiff
= 0;
88 for (i
= 0; i
< s
->num_cpu
; ++i
) {
89 A9GTimerPerCPU
*gtb
= &s
->per_cpu
[i
];
92 if ((s
->control
& R_CONTROL_TIMER_ENABLE
) &&
93 (gtb
->control
& R_CONTROL_COMP_ENABLE
)) {
94 /* R2p0+, where the compare function is >= */
95 if (gtb
->compare
< update
.new) {
96 DB_PRINT("Compare event happened for CPU %d\n", i
);
98 if (gtb
->control
& R_CONTROL_AUTO_INCREMENT
&& gtb
->inc
) {
100 QEMU_ALIGN_UP(update
.new - gtb
->compare
, gtb
->inc
);
101 DB_PRINT("Auto incrementing timer compare by %"
106 cdiff
= (int64_t)gtb
->compare
- (int64_t)update
.new + 1;
107 if (cdiff
> 0 && (cdiff
< next_cdiff
|| !next_cdiff
)) {
112 qemu_set_irq(gtb
->irq
,
113 gtb
->status
&& (gtb
->control
& R_CONTROL_IRQ_ENABLE
));
118 DB_PRINT("scheduling qemu_timer to fire again in %"
119 PRIx64
" cycles\n", next_cdiff
);
120 timer_mod(s
->timer
, update
.now
+ next_cdiff
* a9_gtimer_get_conv(s
));
123 if (s
->control
& R_CONTROL_TIMER_ENABLE
) {
124 s
->counter
= update
.new;
128 s
->cpu_ref_time
= update
.now
;
129 s
->ref_counter
= s
->counter
;
133 static void a9_gtimer_update_no_sync(void *opaque
)
135 A9GTimerState
*s
= A9_GTIMER(opaque
);
137 a9_gtimer_update(s
, false);
140 static uint64_t a9_gtimer_read(void *opaque
, hwaddr addr
, unsigned size
)
142 A9GTimerPerCPU
*gtb
= (A9GTimerPerCPU
*)opaque
;
143 A9GTimerState
*s
= gtb
->parent
;
144 A9GTimerUpdate update
;
153 update
= a9_gtimer_get_update(s
);
154 ret
= extract64(update
.new, shift
, 32);
157 ret
= s
->control
| gtb
->control
;
159 case R_INTERRUPT_STATUS
:
162 case R_COMPARATOR_HI
:
165 case R_COMPARATOR_LO
:
166 ret
= extract64(gtb
->compare
, shift
, 32);
168 case R_AUTO_INCREMENT
:
172 qemu_log_mask(LOG_GUEST_ERROR
, "bad a9gtimer register: %x\n",
177 DB_PRINT("addr:%#x data:%#08" PRIx64
"\n", (unsigned)addr
, ret
);
181 static void a9_gtimer_write(void *opaque
, hwaddr addr
, uint64_t value
,
184 A9GTimerPerCPU
*gtb
= (A9GTimerPerCPU
*)opaque
;
185 A9GTimerState
*s
= gtb
->parent
;
188 DB_PRINT("addr:%#x data:%#08" PRIx64
"\n", (unsigned)addr
, value
);
196 * Keep it simple - ARM docco explicitly says to disable timer before
197 * modding it, so don't bother trying to do all the difficult on the fly
198 * timer modifications - (if they even work in real hardware??).
200 if (s
->control
& R_CONTROL_TIMER_ENABLE
) {
201 qemu_log_mask(LOG_GUEST_ERROR
, "Cannot mod running ARM gtimer\n");
204 s
->counter
= deposit64(s
->counter
, shift
, 32, value
);
207 a9_gtimer_update(s
, (value
^ s
->control
) & R_CONTROL_NEEDS_SYNC
);
208 gtb
->control
= value
& R_CONTROL_BANKED
;
209 s
->control
= value
& ~R_CONTROL_BANKED
;
211 case R_INTERRUPT_STATUS
:
212 a9_gtimer_update(s
, false);
213 gtb
->status
&= ~value
;
215 case R_COMPARATOR_HI
:
218 case R_COMPARATOR_LO
:
219 a9_gtimer_update(s
, false);
220 gtb
->compare
= deposit64(gtb
->compare
, shift
, 32, value
);
222 case R_AUTO_INCREMENT
:
229 a9_gtimer_update(s
, false);
232 /* Wrapper functions to implement the "read global timer for
233 * the current CPU" memory regions.
235 static uint64_t a9_gtimer_this_read(void *opaque
, hwaddr addr
,
238 A9GTimerState
*s
= A9_GTIMER(opaque
);
239 int id
= a9_gtimer_get_current_cpu(s
);
241 /* no \n so concatenates with message from read fn */
242 DB_PRINT("CPU:%d:", id
);
244 return a9_gtimer_read(&s
->per_cpu
[id
], addr
, size
);
247 static void a9_gtimer_this_write(void *opaque
, hwaddr addr
,
248 uint64_t value
, unsigned size
)
250 A9GTimerState
*s
= A9_GTIMER(opaque
);
251 int id
= a9_gtimer_get_current_cpu(s
);
253 /* no \n so concatenates with message from write fn */
254 DB_PRINT("CPU:%d:", id
);
256 a9_gtimer_write(&s
->per_cpu
[id
], addr
, value
, size
);
259 static const MemoryRegionOps a9_gtimer_this_ops
= {
260 .read
= a9_gtimer_this_read
,
261 .write
= a9_gtimer_this_write
,
263 .min_access_size
= 4,
264 .max_access_size
= 4,
266 .endianness
= DEVICE_NATIVE_ENDIAN
,
269 static const MemoryRegionOps a9_gtimer_ops
= {
270 .read
= a9_gtimer_read
,
271 .write
= a9_gtimer_write
,
273 .min_access_size
= 4,
274 .max_access_size
= 4,
276 .endianness
= DEVICE_NATIVE_ENDIAN
,
279 static void a9_gtimer_reset(DeviceState
*dev
)
281 A9GTimerState
*s
= A9_GTIMER(dev
);
287 for (i
= 0; i
< s
->num_cpu
; i
++) {
288 A9GTimerPerCPU
*gtb
= &s
->per_cpu
[i
];
295 a9_gtimer_update(s
, false);
298 static void a9_gtimer_realize(DeviceState
*dev
, Error
**errp
)
300 A9GTimerState
*s
= A9_GTIMER(dev
);
301 SysBusDevice
*sbd
= SYS_BUS_DEVICE(dev
);
304 if (s
->num_cpu
< 1 || s
->num_cpu
> A9_GTIMER_MAX_CPUS
) {
305 error_setg(errp
, "%s: num-cpu must be between 1 and %d",
306 __func__
, A9_GTIMER_MAX_CPUS
);
310 memory_region_init_io(&s
->iomem
, OBJECT(dev
), &a9_gtimer_this_ops
, s
,
311 "a9gtimer shared", 0x20);
312 sysbus_init_mmio(sbd
, &s
->iomem
);
313 s
->timer
= timer_new_ns(QEMU_CLOCK_VIRTUAL
, a9_gtimer_update_no_sync
, s
);
315 for (i
= 0; i
< s
->num_cpu
; i
++) {
316 A9GTimerPerCPU
*gtb
= &s
->per_cpu
[i
];
319 sysbus_init_irq(sbd
, >b
->irq
);
320 memory_region_init_io(>b
->iomem
, OBJECT(dev
), &a9_gtimer_ops
, gtb
,
321 "a9gtimer per cpu", 0x20);
322 sysbus_init_mmio(sbd
, >b
->iomem
);
326 static bool vmstate_a9_gtimer_control_needed(void *opaque
)
328 A9GTimerState
*s
= opaque
;
329 return s
->control
!= 0;
332 static const VMStateDescription vmstate_a9_gtimer_per_cpu
= {
333 .name
= "arm.cortex-a9-global-timer.percpu",
335 .minimum_version_id
= 1,
336 .fields
= (const VMStateField
[]) {
337 VMSTATE_UINT32(control
, A9GTimerPerCPU
),
338 VMSTATE_UINT64(compare
, A9GTimerPerCPU
),
339 VMSTATE_UINT32(status
, A9GTimerPerCPU
),
340 VMSTATE_UINT32(inc
, A9GTimerPerCPU
),
341 VMSTATE_END_OF_LIST()
345 static const VMStateDescription vmstate_a9_gtimer_control
= {
346 .name
= "arm.cortex-a9-global-timer.control",
348 .minimum_version_id
= 1,
349 .needed
= vmstate_a9_gtimer_control_needed
,
350 .fields
= (const VMStateField
[]) {
351 VMSTATE_UINT32(control
, A9GTimerState
),
352 VMSTATE_END_OF_LIST()
356 static const VMStateDescription vmstate_a9_gtimer
= {
357 .name
= "arm.cortex-a9-global-timer",
359 .minimum_version_id
= 1,
360 .fields
= (const VMStateField
[]) {
361 VMSTATE_TIMER_PTR(timer
, A9GTimerState
),
362 VMSTATE_UINT64(counter
, A9GTimerState
),
363 VMSTATE_UINT64(ref_counter
, A9GTimerState
),
364 VMSTATE_UINT64(cpu_ref_time
, A9GTimerState
),
365 VMSTATE_STRUCT_VARRAY_UINT32(per_cpu
, A9GTimerState
, num_cpu
,
366 1, vmstate_a9_gtimer_per_cpu
,
368 VMSTATE_END_OF_LIST()
370 .subsections
= (const VMStateDescription
* const []) {
371 &vmstate_a9_gtimer_control
,
376 static Property a9_gtimer_properties
[] = {
377 DEFINE_PROP_UINT32("num-cpu", A9GTimerState
, num_cpu
, 0),
378 DEFINE_PROP_END_OF_LIST()
381 static void a9_gtimer_class_init(ObjectClass
*klass
, void *data
)
383 DeviceClass
*dc
= DEVICE_CLASS(klass
);
385 dc
->realize
= a9_gtimer_realize
;
386 dc
->vmsd
= &vmstate_a9_gtimer
;
387 device_class_set_legacy_reset(dc
, a9_gtimer_reset
);
388 device_class_set_props(dc
, a9_gtimer_properties
);
391 static const TypeInfo a9_gtimer_info
= {
392 .name
= TYPE_A9_GTIMER
,
393 .parent
= TYPE_SYS_BUS_DEVICE
,
394 .instance_size
= sizeof(A9GTimerState
),
395 .class_init
= a9_gtimer_class_init
,
398 static void a9_gtimer_register_types(void)
400 type_register_static(&a9_gtimer_info
);
403 type_init(a9_gtimer_register_types
)