2 * Tiny Code Generator for QEMU
4 * Copyright (c) 2008 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
29 #include "exec/memop.h"
30 #include "exec/memopidx.h"
31 #include "qemu/bitops.h"
32 #include "qemu/plugin.h"
33 #include "qemu/queue.h"
34 #include "tcg/tcg-mo.h"
35 #include "tcg-target.h"
36 #include "tcg/tcg-cond.h"
38 /* XXX: make safe guess about sizes */
39 #define MAX_OP_PER_INSTR 266
41 #define MAX_CALL_IARGS 7
43 #define CPU_TEMP_BUF_NLONGS 128
44 #define TCG_STATIC_FRAME_SIZE (CPU_TEMP_BUF_NLONGS * sizeof(long))
46 /* Default target word size to pointer size. */
47 #ifndef TCG_TARGET_REG_BITS
48 # if UINTPTR_MAX == UINT32_MAX
49 # define TCG_TARGET_REG_BITS 32
50 # elif UINTPTR_MAX == UINT64_MAX
51 # define TCG_TARGET_REG_BITS 64
53 # error Unknown pointer size for tcg target
57 #if TCG_TARGET_REG_BITS == 32
58 typedef int32_t tcg_target_long
;
59 typedef uint32_t tcg_target_ulong
;
60 #define TCG_PRIlx PRIx32
61 #define TCG_PRIld PRId32
62 #elif TCG_TARGET_REG_BITS == 64
63 typedef int64_t tcg_target_long
;
64 typedef uint64_t tcg_target_ulong
;
65 #define TCG_PRIlx PRIx64
66 #define TCG_PRIld PRId64
71 /* Oversized TCG guests make things like MTTCG hard
72 * as we can't use atomics for cputlb updates.
74 #if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
75 #define TCG_OVERSIZED_GUEST 1
77 #define TCG_OVERSIZED_GUEST 0
80 #if TCG_TARGET_NB_REGS <= 32
81 typedef uint32_t TCGRegSet
;
82 #elif TCG_TARGET_NB_REGS <= 64
83 typedef uint64_t TCGRegSet
;
88 #if TCG_TARGET_REG_BITS == 32
89 /* Turn some undef macros into false macros. */
90 #define TCG_TARGET_HAS_extrl_i64_i32 0
91 #define TCG_TARGET_HAS_extrh_i64_i32 0
92 #define TCG_TARGET_HAS_div_i64 0
93 #define TCG_TARGET_HAS_rem_i64 0
94 #define TCG_TARGET_HAS_div2_i64 0
95 #define TCG_TARGET_HAS_rot_i64 0
96 #define TCG_TARGET_HAS_ext8s_i64 0
97 #define TCG_TARGET_HAS_ext16s_i64 0
98 #define TCG_TARGET_HAS_ext32s_i64 0
99 #define TCG_TARGET_HAS_ext8u_i64 0
100 #define TCG_TARGET_HAS_ext16u_i64 0
101 #define TCG_TARGET_HAS_ext32u_i64 0
102 #define TCG_TARGET_HAS_bswap16_i64 0
103 #define TCG_TARGET_HAS_bswap32_i64 0
104 #define TCG_TARGET_HAS_bswap64_i64 0
105 #define TCG_TARGET_HAS_neg_i64 0
106 #define TCG_TARGET_HAS_not_i64 0
107 #define TCG_TARGET_HAS_andc_i64 0
108 #define TCG_TARGET_HAS_orc_i64 0
109 #define TCG_TARGET_HAS_eqv_i64 0
110 #define TCG_TARGET_HAS_nand_i64 0
111 #define TCG_TARGET_HAS_nor_i64 0
112 #define TCG_TARGET_HAS_clz_i64 0
113 #define TCG_TARGET_HAS_ctz_i64 0
114 #define TCG_TARGET_HAS_ctpop_i64 0
115 #define TCG_TARGET_HAS_deposit_i64 0
116 #define TCG_TARGET_HAS_extract_i64 0
117 #define TCG_TARGET_HAS_sextract_i64 0
118 #define TCG_TARGET_HAS_extract2_i64 0
119 #define TCG_TARGET_HAS_movcond_i64 0
120 #define TCG_TARGET_HAS_add2_i64 0
121 #define TCG_TARGET_HAS_sub2_i64 0
122 #define TCG_TARGET_HAS_mulu2_i64 0
123 #define TCG_TARGET_HAS_muls2_i64 0
124 #define TCG_TARGET_HAS_muluh_i64 0
125 #define TCG_TARGET_HAS_mulsh_i64 0
126 /* Turn some undef macros into true macros. */
127 #define TCG_TARGET_HAS_add2_i32 1
128 #define TCG_TARGET_HAS_sub2_i32 1
131 #ifndef TCG_TARGET_deposit_i32_valid
132 #define TCG_TARGET_deposit_i32_valid(ofs, len) 1
134 #ifndef TCG_TARGET_deposit_i64_valid
135 #define TCG_TARGET_deposit_i64_valid(ofs, len) 1
137 #ifndef TCG_TARGET_extract_i32_valid
138 #define TCG_TARGET_extract_i32_valid(ofs, len) 1
140 #ifndef TCG_TARGET_extract_i64_valid
141 #define TCG_TARGET_extract_i64_valid(ofs, len) 1
144 /* Only one of DIV or DIV2 should be defined. */
145 #if defined(TCG_TARGET_HAS_div_i32)
146 #define TCG_TARGET_HAS_div2_i32 0
147 #elif defined(TCG_TARGET_HAS_div2_i32)
148 #define TCG_TARGET_HAS_div_i32 0
149 #define TCG_TARGET_HAS_rem_i32 0
151 #if defined(TCG_TARGET_HAS_div_i64)
152 #define TCG_TARGET_HAS_div2_i64 0
153 #elif defined(TCG_TARGET_HAS_div2_i64)
154 #define TCG_TARGET_HAS_div_i64 0
155 #define TCG_TARGET_HAS_rem_i64 0
158 #if !defined(TCG_TARGET_HAS_v64) \
159 && !defined(TCG_TARGET_HAS_v128) \
160 && !defined(TCG_TARGET_HAS_v256)
161 #define TCG_TARGET_MAYBE_vec 0
162 #define TCG_TARGET_HAS_abs_vec 0
163 #define TCG_TARGET_HAS_neg_vec 0
164 #define TCG_TARGET_HAS_not_vec 0
165 #define TCG_TARGET_HAS_andc_vec 0
166 #define TCG_TARGET_HAS_orc_vec 0
167 #define TCG_TARGET_HAS_nand_vec 0
168 #define TCG_TARGET_HAS_nor_vec 0
169 #define TCG_TARGET_HAS_eqv_vec 0
170 #define TCG_TARGET_HAS_roti_vec 0
171 #define TCG_TARGET_HAS_rots_vec 0
172 #define TCG_TARGET_HAS_rotv_vec 0
173 #define TCG_TARGET_HAS_shi_vec 0
174 #define TCG_TARGET_HAS_shs_vec 0
175 #define TCG_TARGET_HAS_shv_vec 0
176 #define TCG_TARGET_HAS_mul_vec 0
177 #define TCG_TARGET_HAS_sat_vec 0
178 #define TCG_TARGET_HAS_minmax_vec 0
179 #define TCG_TARGET_HAS_bitsel_vec 0
180 #define TCG_TARGET_HAS_cmpsel_vec 0
182 #define TCG_TARGET_MAYBE_vec 1
184 #ifndef TCG_TARGET_HAS_v64
185 #define TCG_TARGET_HAS_v64 0
187 #ifndef TCG_TARGET_HAS_v128
188 #define TCG_TARGET_HAS_v128 0
190 #ifndef TCG_TARGET_HAS_v256
191 #define TCG_TARGET_HAS_v256 0
194 #ifndef TARGET_INSN_START_EXTRA_WORDS
195 # define TARGET_INSN_START_WORDS 1
197 # define TARGET_INSN_START_WORDS (1 + TARGET_INSN_START_EXTRA_WORDS)
200 typedef enum TCGOpcode
{
201 #define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
202 #include "tcg/tcg-opc.h"
207 #define tcg_regset_set_reg(d, r) ((d) |= (TCGRegSet)1 << (r))
208 #define tcg_regset_reset_reg(d, r) ((d) &= ~((TCGRegSet)1 << (r)))
209 #define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
211 #ifndef TCG_TARGET_INSN_UNIT_SIZE
212 # error "Missing TCG_TARGET_INSN_UNIT_SIZE"
213 #elif TCG_TARGET_INSN_UNIT_SIZE == 1
214 typedef uint8_t tcg_insn_unit
;
215 #elif TCG_TARGET_INSN_UNIT_SIZE == 2
216 typedef uint16_t tcg_insn_unit
;
217 #elif TCG_TARGET_INSN_UNIT_SIZE == 4
218 typedef uint32_t tcg_insn_unit
;
219 #elif TCG_TARGET_INSN_UNIT_SIZE == 8
220 typedef uint64_t tcg_insn_unit
;
222 /* The port better have done this. */
226 #if defined CONFIG_DEBUG_TCG || defined QEMU_STATIC_ANALYSIS
227 # define tcg_debug_assert(X) do { assert(X); } while (0)
229 # define tcg_debug_assert(X) \
230 do { if (!(X)) { __builtin_unreachable(); } } while (0)
233 typedef struct TCGRelocation TCGRelocation
;
234 struct TCGRelocation
{
235 QSIMPLEQ_ENTRY(TCGRelocation
) next
;
241 typedef struct TCGOp TCGOp
;
242 typedef struct TCGLabelUse TCGLabelUse
;
244 QSIMPLEQ_ENTRY(TCGLabelUse
) next
;
248 typedef struct TCGLabel TCGLabel
;
255 const tcg_insn_unit
*value_ptr
;
257 QSIMPLEQ_HEAD(, TCGLabelUse
) branches
;
258 QSIMPLEQ_HEAD(, TCGRelocation
) relocs
;
259 QSIMPLEQ_ENTRY(TCGLabel
) next
;
262 typedef struct TCGPool
{
263 struct TCGPool
*next
;
265 uint8_t data
[] __attribute__ ((aligned
));
268 #define TCG_POOL_CHUNK_SIZE 32768
270 #define TCG_MAX_TEMPS 512
271 #define TCG_MAX_INSNS 512
273 /* when the size of the arguments of a called function is smaller than
274 this value, they are statically allocated in the TB stack frame */
275 #define TCG_STATIC_CALL_ARGS_SIZE 128
277 typedef enum TCGType
{
286 /* Number of different types (integer not enum) */
287 #define TCG_TYPE_COUNT (TCG_TYPE_V256 + 1)
289 /* An alias for the size of the host register. */
290 #if TCG_TARGET_REG_BITS == 32
291 TCG_TYPE_REG
= TCG_TYPE_I32
,
293 TCG_TYPE_REG
= TCG_TYPE_I64
,
296 /* An alias for the size of the native pointer. */
297 #if UINTPTR_MAX == UINT32_MAX
298 TCG_TYPE_PTR
= TCG_TYPE_I32
,
300 TCG_TYPE_PTR
= TCG_TYPE_I64
,
303 /* An alias for the size of the target "long", aka register. */
304 #if TARGET_LONG_BITS == 64
305 TCG_TYPE_TL
= TCG_TYPE_I64
,
307 TCG_TYPE_TL
= TCG_TYPE_I32
,
315 * Return the size of the type in bytes.
317 static inline int tcg_type_size(TCGType t
)
320 if (i
>= TCG_TYPE_V64
) {
321 tcg_debug_assert(i
< TCG_TYPE_COUNT
);
322 i
-= TCG_TYPE_V64
- 1;
329 * @memop: MemOp value
331 * Extract the alignment size from the memop.
333 static inline unsigned get_alignment_bits(MemOp memop
)
335 unsigned a
= memop
& MO_AMASK
;
338 /* No alignment required. */
340 } else if (a
== MO_ALIGN
) {
341 /* A natural alignment requirement. */
344 /* A specific alignment requirement. */
347 #if defined(CONFIG_SOFTMMU)
348 /* The requested alignment cannot overlap the TLB flags. */
349 tcg_debug_assert((TLB_FLAGS_MASK
& ((1 << a
) - 1)) == 0);
354 typedef tcg_target_ulong TCGArg
;
356 /* Define type and accessor macros for TCG variables.
358 TCG variables are the inputs and outputs of TCG ops, as described
359 in tcg/README. Target CPU front-end code uses these types to deal
360 with TCG variables as it emits TCG code via the tcg_gen_* functions.
361 They come in several flavours:
362 * TCGv_i32 : 32 bit integer type
363 * TCGv_i64 : 64 bit integer type
364 * TCGv_i128 : 128 bit integer type
365 * TCGv_ptr : a host pointer type
366 * TCGv_vec : a host vector type; the exact size is not exposed
367 to the CPU front-end code.
368 * TCGv : an integer type the same size as target_ulong
369 (an alias for either TCGv_i32 or TCGv_i64)
370 The compiler's type checking will complain if you mix them
371 up and pass the wrong sized TCGv to a function.
373 Users of tcg_gen_* don't need to know about any of the internal
374 details of these, and should treat them as opaque types.
375 You won't be able to look inside them in a debugger either.
377 Internal implementation details follow:
379 Note that there is no definition of the structs TCGv_i32_d etc anywhere.
380 This is deliberate, because the values we store in variables of type
381 TCGv_i32 are not really pointers-to-structures. They're just small
382 integers, but keeping them in pointer types like this means that the
383 compiler will complain if you accidentally pass a TCGv_i32 to a
384 function which takes a TCGv_i64, and so on. Only the internals of
385 TCG need to care about the actual contents of the types. */
387 typedef struct TCGv_i32_d
*TCGv_i32
;
388 typedef struct TCGv_i64_d
*TCGv_i64
;
389 typedef struct TCGv_i128_d
*TCGv_i128
;
390 typedef struct TCGv_ptr_d
*TCGv_ptr
;
391 typedef struct TCGv_vec_d
*TCGv_vec
;
392 typedef TCGv_ptr TCGv_env
;
393 #if TARGET_LONG_BITS == 32
394 #define TCGv TCGv_i32
395 #elif TARGET_LONG_BITS == 64
396 #define TCGv TCGv_i64
398 #error Unhandled TARGET_LONG_BITS value
402 /* Helper does not read globals (either directly or through an exception). It
403 implies TCG_CALL_NO_WRITE_GLOBALS. */
404 #define TCG_CALL_NO_READ_GLOBALS 0x0001
405 /* Helper does not write globals */
406 #define TCG_CALL_NO_WRITE_GLOBALS 0x0002
407 /* Helper can be safely suppressed if the return value is not used. */
408 #define TCG_CALL_NO_SIDE_EFFECTS 0x0004
409 /* Helper is G_NORETURN. */
410 #define TCG_CALL_NO_RETURN 0x0008
411 /* Helper is part of Plugins. */
412 #define TCG_CALL_PLUGIN 0x0010
414 /* convenience version of most used call flags */
415 #define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
416 #define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
417 #define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
418 #define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
419 #define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
422 * Flags for the bswap opcodes.
423 * If IZ, the input is zero-extended, otherwise unknown.
424 * If OZ or OS, the output is zero- or sign-extended respectively,
425 * otherwise the high bits are undefined.
433 typedef enum TCGTempVal
{
440 typedef enum TCGTempKind
{
442 * Temp is dead at the end of the extended basic block (EBB),
443 * the single-entry multiple-exit region that falls through
444 * conditional branches.
447 /* Temp is live across the entire translation block, but dead at end. */
449 /* Temp is live across the entire translation block, and between them. */
451 /* Temp is in a fixed register. */
453 /* Temp is a fixed constant. */
457 typedef struct TCGTemp
{
459 TCGTempVal val_type
:8;
463 unsigned int indirect_reg
:1;
464 unsigned int indirect_base
:1;
465 unsigned int mem_coherent
:1;
466 unsigned int mem_allocated
:1;
467 unsigned int temp_allocated
:1;
468 unsigned int temp_subindex
:1;
471 struct TCGTemp
*mem_base
;
475 /* Pass-specific information that can be stored for a temporary.
476 One word worth of integer data, and one pointer to data
477 allocated separately. */
482 typedef struct TCGContext TCGContext
;
484 typedef struct TCGTempSet
{
485 unsigned long l
[BITS_TO_LONGS(TCG_MAX_TEMPS
)];
489 * With 1 128-bit output, a 32-bit host requires 4 output parameters,
490 * which leaves a maximum of 28 other slots. Which is enough for 7
493 #define DEAD_ARG (1 << 4)
494 #define SYNC_ARG (1 << 0)
495 typedef uint32_t TCGLifeData
;
501 /* Parameters for this opcode. See below. */
505 /* Lifetime data of the operands. */
508 /* Next and previous opcodes. */
509 QTAILQ_ENTRY(TCGOp
) link
;
511 /* Register preferences for the output(s). */
512 TCGRegSet output_pref
[2];
514 /* Arguments for the opcode. */
518 #define TCGOP_CALLI(X) (X)->param1
519 #define TCGOP_CALLO(X) (X)->param2
521 #define TCGOP_VECL(X) (X)->param1
522 #define TCGOP_VECE(X) (X)->param2
524 /* Make sure operands fit in the bitfields above. */
525 QEMU_BUILD_BUG_ON(NB_OPS
> (1 << 8));
527 static inline TCGRegSet
output_pref(const TCGOp
*op
, unsigned i
)
529 return i
< ARRAY_SIZE(op
->output_pref
) ? op
->output_pref
[i
] : 0;
532 typedef struct TCGProfile
{
533 int64_t cpu_exec_time
;
536 int64_t op_count
; /* total insn count */
537 int op_count_max
; /* max insn per TB */
540 int64_t del_op_count
;
542 int64_t code_out_len
;
543 int64_t search_out_len
;
548 int64_t restore_count
;
549 int64_t restore_time
;
550 int64_t table_op_count
[NB_OPS
];
554 uint8_t *pool_cur
, *pool_end
;
555 TCGPool
*pool_first
, *pool_current
, *pool_first_large
;
562 TCGRegSet reserved_regs
;
563 intptr_t current_frame_offset
;
564 intptr_t frame_start
;
568 TranslationBlock
*gen_tb
; /* tb for which code is being generated */
569 tcg_insn_unit
*code_buf
; /* pointer for start of tb */
570 tcg_insn_unit
*code_ptr
; /* pointer for running end of tb */
572 #ifdef CONFIG_PROFILER
576 #ifdef CONFIG_DEBUG_TCG
577 int goto_tb_issue_mask
;
578 const TCGOpcode
*vecop_list
;
581 /* Code generation. Note that we specifically do not use tcg_insn_unit
582 here, because there's too much arithmetic throughout that relies
583 on addition and subtraction working on bytes. Rely on the GCC
584 extension that allows arithmetic on void*. */
585 void *code_gen_buffer
;
586 size_t code_gen_buffer_size
;
590 /* Threshold to flush the translated code buffer. */
591 void *code_gen_highwater
;
593 /* Track which vCPU triggers events */
594 CPUState
*cpu
; /* *_trans */
596 /* These structures are private to tcg-target.c.inc. */
597 #ifdef TCG_TARGET_NEED_LDST_LABELS
598 QSIMPLEQ_HEAD(, TCGLabelQemuLdst
) ldst_labels
;
600 #ifdef TCG_TARGET_NEED_POOL_LABELS
601 struct TCGLabelPoolData
*pool_labels
;
604 TCGLabel
*exitreq_label
;
608 * We keep one plugin_tb struct per TCGContext. Note that on every TB
609 * translation we clear but do not free its contents; this way we
610 * avoid a lot of malloc/free churn, since after a few TB's it's
611 * unlikely that we'll need to allocate either more instructions or more
612 * space for instructions (for variable-instruction-length ISAs).
614 struct qemu_plugin_tb
*plugin_tb
;
616 /* descriptor of the instruction being translated */
617 struct qemu_plugin_insn
*plugin_insn
;
620 GHashTable
*const_table
[TCG_TYPE_COUNT
];
621 TCGTempSet free_temps
[TCG_TYPE_COUNT
];
622 TCGTemp temps
[TCG_MAX_TEMPS
]; /* globals first, temps after */
624 QTAILQ_HEAD(, TCGOp
) ops
, free_ops
;
625 QSIMPLEQ_HEAD(, TCGLabel
) labels
;
627 /* Tells which temporary holds a given register.
628 It does not take into account fixed registers */
629 TCGTemp
*reg_to_temp
[TCG_TARGET_NB_REGS
];
631 uint16_t gen_insn_end_off
[TCG_MAX_INSNS
];
632 target_ulong gen_insn_data
[TCG_MAX_INSNS
][TARGET_INSN_START_WORDS
];
634 /* Exit to translator on overflow. */
635 sigjmp_buf jmp_trans
;
638 static inline bool temp_readonly(TCGTemp
*ts
)
640 return ts
->kind
>= TEMP_FIXED
;
643 extern __thread TCGContext
*tcg_ctx
;
644 extern const void *tcg_code_gen_epilogue
;
645 extern uintptr_t tcg_splitwx_diff
;
646 extern TCGv_env cpu_env
;
648 bool in_code_gen_buffer(const void *p
);
650 #ifdef CONFIG_DEBUG_TCG
651 const void *tcg_splitwx_to_rx(void *rw
);
652 void *tcg_splitwx_to_rw(const void *rx
);
654 static inline const void *tcg_splitwx_to_rx(void *rw
)
656 return rw
? rw
+ tcg_splitwx_diff
: NULL
;
659 static inline void *tcg_splitwx_to_rw(const void *rx
)
661 return rx
? (void *)rx
- tcg_splitwx_diff
: NULL
;
665 static inline size_t temp_idx(TCGTemp
*ts
)
667 ptrdiff_t n
= ts
- tcg_ctx
->temps
;
668 tcg_debug_assert(n
>= 0 && n
< tcg_ctx
->nb_temps
);
672 static inline TCGArg
temp_arg(TCGTemp
*ts
)
674 return (uintptr_t)ts
;
677 static inline TCGTemp
*arg_temp(TCGArg a
)
679 return (TCGTemp
*)(uintptr_t)a
;
682 /* Using the offset of a temporary, relative to TCGContext, rather than
683 its index means that we don't use 0. That leaves offset 0 free for
684 a NULL representation without having to leave index 0 unused. */
685 static inline TCGTemp
*tcgv_i32_temp(TCGv_i32 v
)
687 uintptr_t o
= (uintptr_t)v
;
688 TCGTemp
*t
= (void *)tcg_ctx
+ o
;
689 tcg_debug_assert(offsetof(TCGContext
, temps
[temp_idx(t
)]) == o
);
693 static inline TCGTemp
*tcgv_i64_temp(TCGv_i64 v
)
695 return tcgv_i32_temp((TCGv_i32
)v
);
698 static inline TCGTemp
*tcgv_i128_temp(TCGv_i128 v
)
700 return tcgv_i32_temp((TCGv_i32
)v
);
703 static inline TCGTemp
*tcgv_ptr_temp(TCGv_ptr v
)
705 return tcgv_i32_temp((TCGv_i32
)v
);
708 static inline TCGTemp
*tcgv_vec_temp(TCGv_vec v
)
710 return tcgv_i32_temp((TCGv_i32
)v
);
713 static inline TCGArg
tcgv_i32_arg(TCGv_i32 v
)
715 return temp_arg(tcgv_i32_temp(v
));
718 static inline TCGArg
tcgv_i64_arg(TCGv_i64 v
)
720 return temp_arg(tcgv_i64_temp(v
));
723 static inline TCGArg
tcgv_i128_arg(TCGv_i128 v
)
725 return temp_arg(tcgv_i128_temp(v
));
728 static inline TCGArg
tcgv_ptr_arg(TCGv_ptr v
)
730 return temp_arg(tcgv_ptr_temp(v
));
733 static inline TCGArg
tcgv_vec_arg(TCGv_vec v
)
735 return temp_arg(tcgv_vec_temp(v
));
738 static inline TCGv_i32
temp_tcgv_i32(TCGTemp
*t
)
740 (void)temp_idx(t
); /* trigger embedded assert */
741 return (TCGv_i32
)((void *)t
- (void *)tcg_ctx
);
744 static inline TCGv_i64
temp_tcgv_i64(TCGTemp
*t
)
746 return (TCGv_i64
)temp_tcgv_i32(t
);
749 static inline TCGv_i128
temp_tcgv_i128(TCGTemp
*t
)
751 return (TCGv_i128
)temp_tcgv_i32(t
);
754 static inline TCGv_ptr
temp_tcgv_ptr(TCGTemp
*t
)
756 return (TCGv_ptr
)temp_tcgv_i32(t
);
759 static inline TCGv_vec
temp_tcgv_vec(TCGTemp
*t
)
761 return (TCGv_vec
)temp_tcgv_i32(t
);
764 static inline TCGArg
tcg_get_insn_param(TCGOp
*op
, int arg
)
766 return op
->args
[arg
];
769 static inline void tcg_set_insn_param(TCGOp
*op
, int arg
, TCGArg v
)
774 static inline target_ulong
tcg_get_insn_start_param(TCGOp
*op
, int arg
)
776 #if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
777 return tcg_get_insn_param(op
, arg
);
779 return tcg_get_insn_param(op
, arg
* 2) |
780 ((uint64_t)tcg_get_insn_param(op
, arg
* 2 + 1) << 32);
784 static inline void tcg_set_insn_start_param(TCGOp
*op
, int arg
, target_ulong v
)
786 #if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
787 tcg_set_insn_param(op
, arg
, v
);
789 tcg_set_insn_param(op
, arg
* 2, v
);
790 tcg_set_insn_param(op
, arg
* 2 + 1, v
>> 32);
794 /* The last op that was emitted. */
795 static inline TCGOp
*tcg_last_op(void)
797 return QTAILQ_LAST(&tcg_ctx
->ops
);
800 /* Test for whether to terminate the TB for using too many opcodes. */
801 static inline bool tcg_op_buf_full(void)
803 /* This is not a hard limit, it merely stops translation when
804 * we have produced "enough" opcodes. We want to limit TB size
805 * such that a RISC host can reasonably use a 16-bit signed
806 * branch within the TB. We also need to be mindful of the
807 * 16-bit unsigned offsets, TranslationBlock.jmp_reset_offset[]
808 * and TCGContext.gen_insn_end_off[].
810 return tcg_ctx
->nb_ops
>= 4000;
813 /* pool based memory allocation */
815 /* user-mode: mmap_lock must be held for tcg_malloc_internal. */
816 void *tcg_malloc_internal(TCGContext
*s
, int size
);
817 void tcg_pool_reset(TCGContext
*s
);
818 TranslationBlock
*tcg_tb_alloc(TCGContext
*s
);
820 void tcg_region_reset_all(void);
822 size_t tcg_code_size(void);
823 size_t tcg_code_capacity(void);
825 void tcg_tb_insert(TranslationBlock
*tb
);
826 void tcg_tb_remove(TranslationBlock
*tb
);
827 TranslationBlock
*tcg_tb_lookup(uintptr_t tc_ptr
);
828 void tcg_tb_foreach(GTraverseFunc func
, gpointer user_data
);
829 size_t tcg_nb_tbs(void);
831 /* user-mode: Called with mmap_lock held. */
832 static inline void *tcg_malloc(int size
)
834 TCGContext
*s
= tcg_ctx
;
835 uint8_t *ptr
, *ptr_end
;
837 /* ??? This is a weak placeholder for minimum malloc alignment. */
838 size
= QEMU_ALIGN_UP(size
, 8);
841 ptr_end
= ptr
+ size
;
842 if (unlikely(ptr_end
> s
->pool_end
)) {
843 return tcg_malloc_internal(tcg_ctx
, size
);
845 s
->pool_cur
= ptr_end
;
850 void tcg_init(size_t tb_size
, int splitwx
, unsigned max_cpus
);
851 void tcg_register_thread(void);
852 void tcg_prologue_init(TCGContext
*s
);
853 void tcg_func_start(TCGContext
*s
);
855 int tcg_gen_code(TCGContext
*s
, TranslationBlock
*tb
, target_ulong pc_start
);
857 void tb_target_set_jmp_target(const TranslationBlock
*, int,
858 uintptr_t, uintptr_t);
860 void tcg_set_frame(TCGContext
*s
, TCGReg reg
, intptr_t start
, intptr_t size
);
862 TCGTemp
*tcg_global_mem_new_internal(TCGType
, TCGv_ptr
,
863 intptr_t, const char *);
864 TCGTemp
*tcg_temp_new_internal(TCGType
, TCGTempKind
);
865 TCGv_vec
tcg_temp_new_vec(TCGType type
);
866 TCGv_vec
tcg_temp_new_vec_matching(TCGv_vec match
);
868 static inline TCGv_i32
tcg_global_mem_new_i32(TCGv_ptr reg
, intptr_t offset
,
871 TCGTemp
*t
= tcg_global_mem_new_internal(TCG_TYPE_I32
, reg
, offset
, name
);
872 return temp_tcgv_i32(t
);
875 static inline TCGv_i32
tcg_temp_new_i32(void)
877 TCGTemp
*t
= tcg_temp_new_internal(TCG_TYPE_I32
, TEMP_TB
);
878 return temp_tcgv_i32(t
);
881 static inline TCGv_i64
tcg_global_mem_new_i64(TCGv_ptr reg
, intptr_t offset
,
884 TCGTemp
*t
= tcg_global_mem_new_internal(TCG_TYPE_I64
, reg
, offset
, name
);
885 return temp_tcgv_i64(t
);
888 static inline TCGv_i64
tcg_temp_new_i64(void)
890 TCGTemp
*t
= tcg_temp_new_internal(TCG_TYPE_I64
, TEMP_TB
);
891 return temp_tcgv_i64(t
);
894 static inline TCGv_i128
tcg_temp_new_i128(void)
896 TCGTemp
*t
= tcg_temp_new_internal(TCG_TYPE_I128
, TEMP_TB
);
897 return temp_tcgv_i128(t
);
900 static inline TCGv_ptr
tcg_global_mem_new_ptr(TCGv_ptr reg
, intptr_t offset
,
903 TCGTemp
*t
= tcg_global_mem_new_internal(TCG_TYPE_PTR
, reg
, offset
, name
);
904 return temp_tcgv_ptr(t
);
907 static inline TCGv_ptr
tcg_temp_new_ptr(void)
909 TCGTemp
*t
= tcg_temp_new_internal(TCG_TYPE_PTR
, TEMP_TB
);
910 return temp_tcgv_ptr(t
);
913 int64_t tcg_cpu_exec_time(void);
914 void tcg_dump_info(GString
*buf
);
915 void tcg_dump_op_count(GString
*buf
);
917 #define TCG_CT_CONST 1 /* any constant of register size */
919 typedef struct TCGArgConstraint
{
921 unsigned alias_index
: 4;
922 unsigned sort_index
: 4;
923 unsigned pair_index
: 4;
924 unsigned pair
: 2; /* 0: none, 1: first, 2: second, 3: second alias */
931 #define TCG_MAX_OP_ARGS 16
933 /* Bits for TCGOpDef->flags, 8 bits available, all used. */
935 /* Instruction exits the translation block. */
936 TCG_OPF_BB_EXIT
= 0x01,
937 /* Instruction defines the end of a basic block. */
938 TCG_OPF_BB_END
= 0x02,
939 /* Instruction clobbers call registers and potentially update globals. */
940 TCG_OPF_CALL_CLOBBER
= 0x04,
941 /* Instruction has side effects: it cannot be removed if its outputs
942 are not used, and might trigger exceptions. */
943 TCG_OPF_SIDE_EFFECTS
= 0x08,
944 /* Instruction operands are 64-bits (otherwise 32-bits). */
945 TCG_OPF_64BIT
= 0x10,
946 /* Instruction is optional and not implemented by the host, or insn
947 is generic and should not be implemened by the host. */
948 TCG_OPF_NOT_PRESENT
= 0x20,
949 /* Instruction operands are vectors. */
950 TCG_OPF_VECTOR
= 0x40,
951 /* Instruction is a conditional branch. */
952 TCG_OPF_COND_BRANCH
= 0x80
955 typedef struct TCGOpDef
{
957 uint8_t nb_oargs
, nb_iargs
, nb_cargs
, nb_args
;
959 TCGArgConstraint
*args_ct
;
962 extern TCGOpDef tcg_op_defs
[];
963 extern const size_t tcg_op_defs_max
;
965 typedef struct TCGTargetOpDef
{
967 const char *args_ct_str
[TCG_MAX_OP_ARGS
];
970 bool tcg_op_supported(TCGOpcode op
);
972 void tcg_gen_callN(void *func
, TCGTemp
*ret
, int nargs
, TCGTemp
**args
);
974 TCGOp
*tcg_emit_op(TCGOpcode opc
, unsigned nargs
);
975 void tcg_op_remove(TCGContext
*s
, TCGOp
*op
);
976 TCGOp
*tcg_op_insert_before(TCGContext
*s
, TCGOp
*op
,
977 TCGOpcode opc
, unsigned nargs
);
978 TCGOp
*tcg_op_insert_after(TCGContext
*s
, TCGOp
*op
,
979 TCGOpcode opc
, unsigned nargs
);
982 * tcg_remove_ops_after:
983 * @op: target operation
985 * Discard any opcodes emitted since @op. Expected usage is to save
986 * a starting point with tcg_last_op(), speculatively emit opcodes,
987 * then decide whether or not to keep those opcodes after the fact.
989 void tcg_remove_ops_after(TCGOp
*op
);
991 void tcg_optimize(TCGContext
*s
);
994 * Locate or create a read-only temporary that is a constant.
995 * This kind of temporary need not be freed, but for convenience
996 * will be silently ignored by tcg_temp_free_*.
998 TCGTemp
*tcg_constant_internal(TCGType type
, int64_t val
);
1000 static inline TCGv_i32
tcg_constant_i32(int32_t val
)
1002 return temp_tcgv_i32(tcg_constant_internal(TCG_TYPE_I32
, val
));
1005 static inline TCGv_i64
tcg_constant_i64(int64_t val
)
1007 return temp_tcgv_i64(tcg_constant_internal(TCG_TYPE_I64
, val
));
1010 TCGv_vec
tcg_constant_vec(TCGType type
, unsigned vece
, int64_t val
);
1011 TCGv_vec
tcg_constant_vec_matching(TCGv_vec match
, unsigned vece
, int64_t val
);
1013 #if UINTPTR_MAX == UINT32_MAX
1014 # define tcg_constant_ptr(x) ((TCGv_ptr)tcg_constant_i32((intptr_t)(x)))
1016 # define tcg_constant_ptr(x) ((TCGv_ptr)tcg_constant_i64((intptr_t)(x)))
1019 TCGLabel
*gen_new_label(void);
1025 * Encode a label for storage in the TCG opcode stream.
1028 static inline TCGArg
label_arg(TCGLabel
*l
)
1030 return (uintptr_t)l
;
1037 * The opposite of label_arg. Retrieve a label from the
1038 * encoding of the TCG opcode stream.
1041 static inline TCGLabel
*arg_label(TCGArg i
)
1043 return (TCGLabel
*)(uintptr_t)i
;
1048 * @a, @b: addresses to be differenced
1050 * There are many places within the TCG backends where we need a byte
1051 * difference between two pointers. While this can be accomplished
1052 * with local casting, it's easy to get wrong -- especially if one is
1053 * concerned with the signedness of the result.
1055 * This version relies on GCC's void pointer arithmetic to get the
1059 static inline ptrdiff_t tcg_ptr_byte_diff(const void *a
, const void *b
)
1066 * @s: the tcg context
1067 * @target: address of the target
1069 * Produce a pc-relative difference, from the current code_ptr
1070 * to the destination address.
1073 static inline ptrdiff_t tcg_pcrel_diff(TCGContext
*s
, const void *target
)
1075 return tcg_ptr_byte_diff(target
, tcg_splitwx_to_rx(s
->code_ptr
));
1080 * @s: the tcg context
1081 * @target: address of the target
1083 * Produce a difference, from the beginning of the current TB code
1084 * to the destination address.
1086 static inline ptrdiff_t tcg_tbrel_diff(TCGContext
*s
, const void *target
)
1088 return tcg_ptr_byte_diff(target
, tcg_splitwx_to_rx(s
->code_buf
));
1092 * tcg_current_code_size
1093 * @s: the tcg context
1095 * Compute the current code size within the translation block.
1096 * This is used to fill in qemu's data structures for goto_tb.
1099 static inline size_t tcg_current_code_size(TCGContext
*s
)
1101 return tcg_ptr_byte_diff(s
->code_ptr
, s
->code_buf
);
1106 * @env: pointer to CPUArchState for the CPU
1107 * @tb_ptr: address of generated code for the TB to execute
1109 * Start executing code from a given translation block.
1110 * Where translation blocks have been linked, execution
1111 * may proceed from the given TB into successive ones.
1112 * Control eventually returns only when some action is needed
1113 * from the top-level loop: either control must pass to a TB
1114 * which has not yet been directly linked, or an asynchronous
1115 * event such as an interrupt needs handling.
1117 * Return: The return value is the value passed to the corresponding
1118 * tcg_gen_exit_tb() at translation time of the last TB attempted to execute.
1119 * The value is either zero or a 4-byte aligned pointer to that TB combined
1120 * with additional information in its two least significant bits. The
1121 * additional information is encoded as follows:
1122 * 0, 1: the link between this TB and the next is via the specified
1123 * TB index (0 or 1). That is, we left the TB via (the equivalent
1124 * of) "goto_tb <index>". The main loop uses this to determine
1125 * how to link the TB just executed to the next.
1126 * 2: we are using instruction counting code generation, and we
1127 * did not start executing this TB because the instruction counter
1128 * would hit zero midway through it. In this case the pointer
1129 * returned is the TB we were about to execute, and the caller must
1130 * arrange to execute the remaining count of instructions.
1131 * 3: we stopped because the CPU's exit_request flag was set
1132 * (usually meaning that there is an interrupt that needs to be
1133 * handled). The pointer returned is the TB we were about to execute
1134 * when we noticed the pending exit request.
1136 * If the bottom two bits indicate an exit-via-index then the CPU
1137 * state is correctly synchronised and ready for execution of the next
1138 * TB (and in particular the guest PC is the address to execute next).
1139 * Otherwise, we gave up on execution of this TB before it started, and
1140 * the caller must fix up the CPU state by calling the CPU's
1141 * synchronize_from_tb() method with the TB pointer we return (falling
1142 * back to calling the CPU's set_pc method with tb->pb if no
1143 * synchronize_from_tb() method exists).
1145 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
1146 * to this default (which just calls the prologue.code emitted by
1147 * tcg_target_qemu_prologue()).
1149 #define TB_EXIT_MASK 3
1150 #define TB_EXIT_IDX0 0
1151 #define TB_EXIT_IDX1 1
1152 #define TB_EXIT_IDXMAX 1
1153 #define TB_EXIT_REQUESTED 3
1155 #ifdef CONFIG_TCG_INTERPRETER
1156 uintptr_t tcg_qemu_tb_exec(CPUArchState
*env
, const void *tb_ptr
);
1158 typedef uintptr_t tcg_prologue_fn(CPUArchState
*env
, const void *tb_ptr
);
1159 extern tcg_prologue_fn
*tcg_qemu_tb_exec
;
1162 void tcg_register_jit(const void *buf
, size_t buf_size
);
1164 #if TCG_TARGET_MAYBE_vec
1165 /* Return zero if the tuple (opc, type, vece) is unsupportable;
1166 return > 0 if it is directly supportable;
1167 return < 0 if we must call tcg_expand_vec_op. */
1168 int tcg_can_emit_vec_op(TCGOpcode
, TCGType
, unsigned);
1170 static inline int tcg_can_emit_vec_op(TCGOpcode o
, TCGType t
, unsigned ve
)
1176 /* Expand the tuple (opc, type, vece) on the given arguments. */
1177 void tcg_expand_vec_op(TCGOpcode
, TCGType
, unsigned, TCGArg
, ...);
1179 /* Replicate a constant C accoring to the log2 of the element size. */
1180 uint64_t dup_const(unsigned vece
, uint64_t c
);
1182 #define dup_const(VECE, C) \
1183 (__builtin_constant_p(VECE) \
1184 ? ( (VECE) == MO_8 ? 0x0101010101010101ull * (uint8_t)(C) \
1185 : (VECE) == MO_16 ? 0x0001000100010001ull * (uint16_t)(C) \
1186 : (VECE) == MO_32 ? 0x0000000100000001ull * (uint32_t)(C) \
1187 : (VECE) == MO_64 ? (uint64_t)(C) \
1188 : (qemu_build_not_reached_always(), 0)) \
1189 : dup_const(VECE, C))
1191 #if TARGET_LONG_BITS == 64
1192 # define dup_const_tl dup_const
1194 # define dup_const_tl(VECE, C) \
1195 (__builtin_constant_p(VECE) \
1196 ? ( (VECE) == MO_8 ? 0x01010101ul * (uint8_t)(C) \
1197 : (VECE) == MO_16 ? 0x00010001ul * (uint16_t)(C) \
1198 : (VECE) == MO_32 ? 0x00000001ul * (uint32_t)(C) \
1199 : (qemu_build_not_reached_always(), 0)) \
1200 : (target_long)dup_const(VECE, C))
1203 #ifdef CONFIG_DEBUG_TCG
1204 void tcg_assert_listed_vecop(TCGOpcode
);
1206 static inline void tcg_assert_listed_vecop(TCGOpcode op
) { }
1209 static inline const TCGOpcode
*tcg_swap_vecop_list(const TCGOpcode
*n
)
1211 #ifdef CONFIG_DEBUG_TCG
1212 const TCGOpcode
*o
= tcg_ctx
->vecop_list
;
1213 tcg_ctx
->vecop_list
= n
;
1220 bool tcg_can_emit_vecop_list(const TCGOpcode
*, TCGType
, unsigned);