4 /* PCI includes legacy ISA access. */
9 extern target_phys_addr_t pci_mem_base
;
11 #define PCI_VENDOR_ID_LSI_LOGIC 0x1000
12 #define PCI_DEVICE_ID_LSI_53C895A 0x0012
14 #define PCI_VENDOR_ID_DEC 0x1011
16 #define PCI_VENDOR_ID_CIRRUS 0x1013
18 #define PCI_VENDOR_ID_IBM 0x1014
20 #define PCI_VENDOR_ID_AMD 0x1022
21 #define PCI_DEVICE_ID_AMD_LANCE 0x2000
23 #define PCI_VENDOR_ID_HITACHI 0x1054
25 #define PCI_VENDOR_ID_MOTOROLA 0x1057
26 #define PCI_DEVICE_ID_MOTOROLA_MPC106 0x0002
27 #define PCI_DEVICE_ID_MOTOROLA_RAVEN 0x4801
29 #define PCI_VENDOR_ID_APPLE 0x106b
30 #define PCI_DEVICE_ID_APPLE_UNI_N_AGP 0x0020
32 #define PCI_VENDOR_ID_SUN 0x108e
33 #define PCI_DEVICE_ID_SUN_EBUS 0x1000
34 #define PCI_DEVICE_ID_SUN_SIMBA 0x5000
35 #define PCI_DEVICE_ID_SUN_SABRE 0xa000
37 #define PCI_VENDOR_ID_CMD 0x1095
38 #define PCI_DEVICE_ID_CMD_646 0x0646
40 #define PCI_VENDOR_ID_REALTEK 0x10ec
41 #define PCI_DEVICE_ID_REALTEK_8139 0x8139
43 #define PCI_VENDOR_ID_XILINX 0x10ee
45 #define PCI_VENDOR_ID_MARVELL 0x11ab
47 #define PCI_VENDOR_ID_ENSONIQ 0x1274
48 #define PCI_DEVICE_ID_ENSONIQ_ES1370 0x5000
50 #define PCI_VENDOR_ID_VMWARE 0x15ad
51 #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
52 #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
53 #define PCI_DEVICE_ID_VMWARE_NET 0x0720
54 #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
55 #define PCI_DEVICE_ID_VMWARE_IDE 0x1729
57 #define PCI_VENDOR_ID_INTEL 0x8086
58 #define PCI_DEVICE_ID_INTEL_82441 0x1237
59 #define PCI_DEVICE_ID_INTEL_82801AA_5 0x2415
60 #define PCI_DEVICE_ID_INTEL_82371SB_0 0x7000
61 #define PCI_DEVICE_ID_INTEL_82371SB_1 0x7010
62 #define PCI_DEVICE_ID_INTEL_82371SB_2 0x7020
63 #define PCI_DEVICE_ID_INTEL_82371AB_0 0x7110
64 #define PCI_DEVICE_ID_INTEL_82371AB 0x7111
65 #define PCI_DEVICE_ID_INTEL_82371AB_2 0x7112
66 #define PCI_DEVICE_ID_INTEL_82371AB_3 0x7113
68 /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
69 #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
70 #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
71 #define PCI_SUBDEVICE_ID_QEMU 0x1100
73 #define PCI_DEVICE_ID_VIRTIO_NET 0x1000
74 #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
75 #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
76 #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
78 typedef void PCIConfigWriteFunc(PCIDevice
*pci_dev
,
79 uint32_t address
, uint32_t data
, int len
);
80 typedef uint32_t PCIConfigReadFunc(PCIDevice
*pci_dev
,
81 uint32_t address
, int len
);
82 typedef void PCIMapIORegionFunc(PCIDevice
*pci_dev
, int region_num
,
83 uint32_t addr
, uint32_t size
, int type
);
85 #define PCI_ADDRESS_SPACE_MEM 0x00
86 #define PCI_ADDRESS_SPACE_IO 0x01
87 #define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
89 typedef struct PCIIORegion
{
90 uint32_t addr
; /* current PCI mapping address. -1 means not mapped */
93 PCIMapIORegionFunc
*map_func
;
96 #define PCI_ROM_SLOT 6
97 #define PCI_NUM_REGIONS 7
99 #define PCI_DEVICES_MAX 64
101 #define PCI_VENDOR_ID 0x00 /* 16 bits */
102 #define PCI_DEVICE_ID 0x02 /* 16 bits */
103 #define PCI_COMMAND 0x04 /* 16 bits */
104 #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
105 #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
106 #define PCI_REVISION 0x08
107 #define PCI_CLASS_DEVICE 0x0a /* Device class */
108 #define PCI_SUBVENDOR_ID 0x2c /* 16 bits */
109 #define PCI_SUBDEVICE_ID 0x2e /* 16 bits */
110 #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
111 #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
112 #define PCI_MIN_GNT 0x3e /* 8 bits */
113 #define PCI_MAX_LAT 0x3f /* 8 bits */
115 /* Bits in the PCI Status Register (PCI 2.3 spec) */
116 #define PCI_STATUS_RESERVED1 0x007
117 #define PCI_STATUS_INT_STATUS 0x008
118 #define PCI_STATUS_CAPABILITIES 0x010
119 #define PCI_STATUS_66MHZ 0x020
120 #define PCI_STATUS_RESERVED2 0x040
121 #define PCI_STATUS_FAST_BACK 0x080
122 #define PCI_STATUS_DEVSEL 0x600
124 #define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
125 PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
126 PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)
128 #define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)
130 /* Bits in the PCI Command Register (PCI 2.3 spec) */
131 #define PCI_COMMAND_RESERVED 0xf800
133 #define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)
136 /* PCI config space */
139 /* the following fields are read only */
143 PCIIORegion io_regions
[PCI_NUM_REGIONS
];
145 /* do not access the following fields */
146 PCIConfigReadFunc
*config_read
;
147 PCIConfigWriteFunc
*config_write
;
148 /* ??? This is a PC-specific hack, and should be removed. */
151 /* IRQ objects for the INTA-INTD pins. */
154 /* Current IRQ levels. Used internally by the generic PCI code. */
158 PCIDevice
*pci_register_device(PCIBus
*bus
, const char *name
,
159 int instance_size
, int devfn
,
160 PCIConfigReadFunc
*config_read
,
161 PCIConfigWriteFunc
*config_write
);
163 void pci_register_io_region(PCIDevice
*pci_dev
, int region_num
,
164 uint32_t size
, int type
,
165 PCIMapIORegionFunc
*map_func
);
167 uint32_t pci_default_read_config(PCIDevice
*d
,
168 uint32_t address
, int len
);
169 void pci_default_write_config(PCIDevice
*d
,
170 uint32_t address
, uint32_t val
, int len
);
171 void pci_device_save(PCIDevice
*s
, QEMUFile
*f
);
172 int pci_device_load(PCIDevice
*s
, QEMUFile
*f
);
174 typedef void (*pci_set_irq_fn
)(qemu_irq
*pic
, int irq_num
, int level
);
175 typedef int (*pci_map_irq_fn
)(PCIDevice
*pci_dev
, int irq_num
);
176 PCIBus
*pci_register_bus(pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
177 qemu_irq
*pic
, int devfn_min
, int nirq
);
179 void pci_nic_init(PCIBus
*bus
, NICInfo
*nd
, int devfn
,
180 const char *default_model
);
181 void pci_data_write(void *opaque
, uint32_t addr
, uint32_t val
, int len
);
182 uint32_t pci_data_read(void *opaque
, uint32_t addr
, int len
);
183 int pci_bus_num(PCIBus
*s
);
184 void pci_for_each_device(int bus_num
, void (*fn
)(PCIDevice
*d
));
187 PCIBus
*pci_bridge_init(PCIBus
*bus
, int devfn
, uint16_t vid
, uint16_t did
,
188 pci_map_irq_fn map_irq
, const char *name
);
191 pci_config_set_vendor_id(uint8_t *pci_config
, uint16_t val
)
193 cpu_to_le16wu((uint16_t *)&pci_config
[PCI_VENDOR_ID
], val
);
197 pci_config_set_device_id(uint8_t *pci_config
, uint16_t val
)
199 cpu_to_le16wu((uint16_t *)&pci_config
[PCI_DEVICE_ID
], val
);
203 #define LSI_MAX_DEVS 7
204 void lsi_scsi_attach(void *opaque
, BlockDriverState
*bd
, int id
);
205 void *lsi_scsi_init(PCIBus
*bus
, int devfn
);
208 void pci_vmsvga_init(PCIBus
*bus
, uint8_t *vga_ram_base
,
209 unsigned long vga_ram_offset
, int vga_ram_size
);
212 void usb_uhci_piix3_init(PCIBus
*bus
, int devfn
);
213 void usb_uhci_piix4_init(PCIBus
*bus
, int devfn
);
216 void usb_ohci_init_pci(struct PCIBus
*bus
, int num_ports
, int devfn
);
220 void pci_i82551_init(PCIBus
*bus
, NICInfo
*nd
, int devfn
);
221 void pci_i82557b_init(PCIBus
*bus
, NICInfo
*nd
, int devfn
);
222 void pci_i82559er_init(PCIBus
*bus
, NICInfo
*nd
, int devfn
);
226 void pci_ne2000_init(PCIBus
*bus
, NICInfo
*nd
, int devfn
);
230 void pci_rtl8139_init(PCIBus
*bus
, NICInfo
*nd
, int devfn
);
233 void pci_e1000_init(PCIBus
*bus
, NICInfo
*nd
, int devfn
);
236 void pci_pcnet_init(PCIBus
*bus
, NICInfo
*nd
, int devfn
);
239 PCIBus
*pci_prep_init(qemu_irq
*pic
);
242 PCIBus
*pci_apb_init(target_phys_addr_t special_base
,
243 target_phys_addr_t mem_base
,
244 qemu_irq
*pic
, PCIBus
**bus2
, PCIBus
**bus3
);
247 PCIBus
*sh_pci_register_bus(pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
248 qemu_irq
*pic
, int devfn_min
, int nirq
);