2 * bonito north bridge support
4 * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5 * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7 * This code is licensed under the GNU GPL v2.
9 * Contributions after 2012-01-13 are licensed under the terms of the
10 * GNU GPL, version 2 or (at your option) any later version.
14 * fulong 2e mini pc has a bonito north bridge.
17 /* what is the meaning of devfn in qemu and IDSEL in bonito northbridge?
19 * devfn pci_slot<<3 + funno
20 * one pci bus can have 32 devices and each device can have 8 functions.
22 * In bonito north bridge, pci slot = IDSEL bit - 12.
23 * For example, PCI_IDSEL_VIA686B = 17,
27 * VT686B_FUN0's devfn = (5<<3)+0
28 * VT686B_FUN1's devfn = (5<<3)+1
30 * qemu also uses pci address for north bridge to access pci config register.
36 * so function bonito_sbridge_pciaddr for the translation from
37 * north bridge address to pci address.
48 #include "exec-memory.h"
50 //#define DEBUG_BONITO
53 #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __FUNCTION__, ##__VA_ARGS__)
55 #define DPRINTF(fmt, ...)
58 /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/
59 #define BONITO_BOOT_BASE 0x1fc00000
60 #define BONITO_BOOT_SIZE 0x00100000
61 #define BONITO_BOOT_TOP (BONITO_BOOT_BASE+BONITO_BOOT_SIZE-1)
62 #define BONITO_FLASH_BASE 0x1c000000
63 #define BONITO_FLASH_SIZE 0x03000000
64 #define BONITO_FLASH_TOP (BONITO_FLASH_BASE+BONITO_FLASH_SIZE-1)
65 #define BONITO_SOCKET_BASE 0x1f800000
66 #define BONITO_SOCKET_SIZE 0x00400000
67 #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE+BONITO_SOCKET_SIZE-1)
68 #define BONITO_REG_BASE 0x1fe00000
69 #define BONITO_REG_SIZE 0x00040000
70 #define BONITO_REG_TOP (BONITO_REG_BASE+BONITO_REG_SIZE-1)
71 #define BONITO_DEV_BASE 0x1ff00000
72 #define BONITO_DEV_SIZE 0x00100000
73 #define BONITO_DEV_TOP (BONITO_DEV_BASE+BONITO_DEV_SIZE-1)
74 #define BONITO_PCILO_BASE 0x10000000
75 #define BONITO_PCILO_BASE_VA 0xb0000000
76 #define BONITO_PCILO_SIZE 0x0c000000
77 #define BONITO_PCILO_TOP (BONITO_PCILO_BASE+BONITO_PCILO_SIZE-1)
78 #define BONITO_PCILO0_BASE 0x10000000
79 #define BONITO_PCILO1_BASE 0x14000000
80 #define BONITO_PCILO2_BASE 0x18000000
81 #define BONITO_PCIHI_BASE 0x20000000
82 #define BONITO_PCIHI_SIZE 0x20000000
83 #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE+BONITO_PCIHI_SIZE-1)
84 #define BONITO_PCIIO_BASE 0x1fd00000
85 #define BONITO_PCIIO_BASE_VA 0xbfd00000
86 #define BONITO_PCIIO_SIZE 0x00010000
87 #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE+BONITO_PCIIO_SIZE-1)
88 #define BONITO_PCICFG_BASE 0x1fe80000
89 #define BONITO_PCICFG_SIZE 0x00080000
90 #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE+BONITO_PCICFG_SIZE-1)
93 #define BONITO_PCICONFIGBASE 0x00
94 #define BONITO_REGBASE 0x100
96 #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE+BONITO_REG_BASE)
97 #define BONITO_PCICONFIG_SIZE (0x100)
99 #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE+BONITO_REG_BASE)
100 #define BONITO_INTERNAL_REG_SIZE (0x70)
102 #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE)
103 #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE)
107 /* 1. Bonito h/w Configuration */
108 /* Power on register */
110 #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */
111 #define BONITO_BONGENCFG_OFFSET 0x4
112 #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET>>2) /*0x104 */
114 /* 2. IO & IDE configuration */
115 #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */
117 /* 3. IO & IDE configuration */
118 #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */
120 /* 4. PCI address map control */
121 #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */
122 #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */
123 #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */
125 /* 5. ICU & GPIO regs */
126 /* GPIO Regs - r/w */
127 #define BONITO_GPIODATA_OFFSET 0x1c
128 #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */
129 #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */
131 /* ICU Configuration Regs - r/w */
132 #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */
133 #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */
134 #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */
136 /* ICU Enable Regs - IntEn & IntISR are r/o. */
137 #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */
138 #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */
139 #define BONITO_INTEN (0x38 >> 2) /* 0x138 */
140 #define BONITO_INTISR (0x3c >> 2) /* 0x13c */
143 #define BONITO_PCIMAIL0_OFFSET 0x40
144 #define BONITO_PCIMAIL1_OFFSET 0x44
145 #define BONITO_PCIMAIL2_OFFSET 0x48
146 #define BONITO_PCIMAIL3_OFFSET 0x4c
147 #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */
148 #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */
149 #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */
150 #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */
153 #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */
154 #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */
155 #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */
156 #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */
159 #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */
160 #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */
161 #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */
162 #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */
164 #define BONITO_REGS (0x70 >> 2)
166 /* PCI config for south bridge. type 0 */
167 #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */
168 #define BONITO_PCICONF_IDSEL_OFFSET 11
169 #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */
170 #define BONITO_PCICONF_FUN_OFFSET 8
171 #define BONITO_PCICONF_REG_MASK 0xFC
172 #define BONITO_PCICONF_REG_OFFSET 0
175 /* idsel BIT = pci slot number +12 */
176 #define PCI_SLOT_BASE 12
177 #define PCI_IDSEL_VIA686B_BIT (17)
178 #define PCI_IDSEL_VIA686B (1<<PCI_IDSEL_VIA686B_BIT)
180 #define PCI_ADDR(busno,devno,funno,regno) \
181 ((((busno)<<16)&0xff0000) + (((devno)<<11)&0xf800) + (((funno)<<8)&0x700) + (regno))
183 #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost"
185 typedef struct BonitoState BonitoState
;
187 typedef struct PCIBonitoState
191 BonitoState
*pcihost
;
192 uint32_t regs
[BONITO_REGS
];
201 /* Based at 1fe00300, bonito Copier */
209 /* Bonito registers */
211 MemoryRegion iomem_ldma
;
212 MemoryRegion iomem_cop
;
214 hwaddr bonito_pciio_start
;
215 hwaddr bonito_pciio_length
;
216 int bonito_pciio_handle
;
218 hwaddr bonito_localio_start
;
219 hwaddr bonito_localio_length
;
220 int bonito_localio_handle
;
224 #define BONITO_PCI_HOST_BRIDGE(obj) \
225 OBJECT_CHECK(BonitoState, (obj), TYPE_BONITO_PCI_HOST_BRIDGE)
228 PCIHostState parent_obj
;
232 PCIBonitoState
*pci_dev
;
235 static void bonito_writel(void *opaque
, hwaddr addr
,
236 uint64_t val
, unsigned size
)
238 PCIBonitoState
*s
= opaque
;
242 saddr
= (addr
- BONITO_REGBASE
) >> 2;
244 DPRINTF("bonito_writel "TARGET_FMT_plx
" val %x saddr %x\n", addr
, val
, saddr
);
246 case BONITO_BONPONCFG
:
247 case BONITO_IODEVCFG
:
250 case BONITO_PCIMEMBASECFG
:
251 case BONITO_PCIMAP_CFG
:
252 case BONITO_GPIODATA
:
255 case BONITO_INTSTEER
:
257 case BONITO_PCIMAIL0
:
258 case BONITO_PCIMAIL1
:
259 case BONITO_PCIMAIL2
:
260 case BONITO_PCIMAIL3
:
261 case BONITO_PCICACHECTRL
:
262 case BONITO_PCICACHETAG
:
263 case BONITO_PCIBADADDR
:
264 case BONITO_PCIMSTAT
:
269 s
->regs
[saddr
] = val
;
271 case BONITO_BONGENCFG
:
272 if (!(s
->regs
[saddr
] & 0x04) && (val
& 0x04)) {
273 reset
= 1; /* bit 2 jump from 0 to 1 cause reset */
275 s
->regs
[saddr
] = val
;
277 qemu_system_reset_request();
280 case BONITO_INTENSET
:
281 s
->regs
[BONITO_INTENSET
] = val
;
282 s
->regs
[BONITO_INTEN
] |= val
;
284 case BONITO_INTENCLR
:
285 s
->regs
[BONITO_INTENCLR
] = val
;
286 s
->regs
[BONITO_INTEN
] &= ~val
;
290 DPRINTF("write to readonly bonito register %x\n", saddr
);
293 DPRINTF("write to unknown bonito register %x\n", saddr
);
298 static uint64_t bonito_readl(void *opaque
, hwaddr addr
,
301 PCIBonitoState
*s
= opaque
;
304 saddr
= (addr
- BONITO_REGBASE
) >> 2;
306 DPRINTF("bonito_readl "TARGET_FMT_plx
"\n", addr
);
309 return s
->regs
[saddr
];
311 return s
->regs
[saddr
];
315 static const MemoryRegionOps bonito_ops
= {
316 .read
= bonito_readl
,
317 .write
= bonito_writel
,
318 .endianness
= DEVICE_NATIVE_ENDIAN
,
320 .min_access_size
= 4,
321 .max_access_size
= 4,
325 static void bonito_pciconf_writel(void *opaque
, hwaddr addr
,
326 uint64_t val
, unsigned size
)
328 PCIBonitoState
*s
= opaque
;
329 PCIDevice
*d
= PCI_DEVICE(s
);
331 DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx
" val %x\n", addr
, val
);
332 d
->config_write(d
, addr
, val
, 4);
335 static uint64_t bonito_pciconf_readl(void *opaque
, hwaddr addr
,
339 PCIBonitoState
*s
= opaque
;
340 PCIDevice
*d
= PCI_DEVICE(s
);
342 DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx
"\n", addr
);
343 return d
->config_read(d
, addr
, 4);
346 /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */
348 static const MemoryRegionOps bonito_pciconf_ops
= {
349 .read
= bonito_pciconf_readl
,
350 .write
= bonito_pciconf_writel
,
351 .endianness
= DEVICE_NATIVE_ENDIAN
,
353 .min_access_size
= 4,
354 .max_access_size
= 4,
358 static uint64_t bonito_ldma_readl(void *opaque
, hwaddr addr
,
362 PCIBonitoState
*s
= opaque
;
364 val
= ((uint32_t *)(&s
->bonldma
))[addr
/sizeof(uint32_t)];
369 static void bonito_ldma_writel(void *opaque
, hwaddr addr
,
370 uint64_t val
, unsigned size
)
372 PCIBonitoState
*s
= opaque
;
374 ((uint32_t *)(&s
->bonldma
))[addr
/sizeof(uint32_t)] = val
& 0xffffffff;
377 static const MemoryRegionOps bonito_ldma_ops
= {
378 .read
= bonito_ldma_readl
,
379 .write
= bonito_ldma_writel
,
380 .endianness
= DEVICE_NATIVE_ENDIAN
,
382 .min_access_size
= 4,
383 .max_access_size
= 4,
387 static uint64_t bonito_cop_readl(void *opaque
, hwaddr addr
,
391 PCIBonitoState
*s
= opaque
;
393 val
= ((uint32_t *)(&s
->boncop
))[addr
/sizeof(uint32_t)];
398 static void bonito_cop_writel(void *opaque
, hwaddr addr
,
399 uint64_t val
, unsigned size
)
401 PCIBonitoState
*s
= opaque
;
403 ((uint32_t *)(&s
->boncop
))[addr
/sizeof(uint32_t)] = val
& 0xffffffff;
406 static const MemoryRegionOps bonito_cop_ops
= {
407 .read
= bonito_cop_readl
,
408 .write
= bonito_cop_writel
,
409 .endianness
= DEVICE_NATIVE_ENDIAN
,
411 .min_access_size
= 4,
412 .max_access_size
= 4,
416 static uint32_t bonito_sbridge_pciaddr(void *opaque
, hwaddr addr
)
418 PCIBonitoState
*s
= opaque
;
419 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
427 /* support type0 pci config */
428 if ((s
->regs
[BONITO_PCIMAP_CFG
] & 0x10000) != 0x0) {
432 cfgaddr
= addr
& 0xffff;
433 cfgaddr
|= (s
->regs
[BONITO_PCIMAP_CFG
] & 0xffff) << 16;
435 idsel
= (cfgaddr
& BONITO_PCICONF_IDSEL_MASK
) >> BONITO_PCICONF_IDSEL_OFFSET
;
436 devno
= ffs(idsel
) - 1;
437 funno
= (cfgaddr
& BONITO_PCICONF_FUN_MASK
) >> BONITO_PCICONF_FUN_OFFSET
;
438 regno
= (cfgaddr
& BONITO_PCICONF_REG_MASK
) >> BONITO_PCICONF_REG_OFFSET
;
441 fprintf(stderr
, "error in bonito pci config address " TARGET_FMT_plx
442 ",pcimap_cfg=%x\n", addr
, s
->regs
[BONITO_PCIMAP_CFG
]);
445 pciaddr
= PCI_ADDR(pci_bus_num(phb
->bus
), devno
, funno
, regno
);
446 DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n",
447 cfgaddr
, pciaddr
, pci_bus_num(phb
->bus
), devno
, funno
, regno
);
452 static void bonito_spciconf_writeb(void *opaque
, hwaddr addr
,
455 PCIBonitoState
*s
= opaque
;
456 PCIDevice
*d
= PCI_DEVICE(s
);
457 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
461 DPRINTF("bonito_spciconf_writeb "TARGET_FMT_plx
" val %x\n", addr
, val
);
462 pciaddr
= bonito_sbridge_pciaddr(s
, addr
);
464 if (pciaddr
== 0xffffffff) {
468 /* set the pci address in s->config_reg */
469 phb
->config_reg
= (pciaddr
) | (1u << 31);
470 pci_data_write(phb
->bus
, phb
->config_reg
, val
& 0xff, 1);
472 /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
473 status
= pci_get_word(d
->config
+ PCI_STATUS
);
474 status
&= ~(PCI_STATUS_REC_MASTER_ABORT
| PCI_STATUS_REC_TARGET_ABORT
);
475 pci_set_word(d
->config
+ PCI_STATUS
, status
);
478 static void bonito_spciconf_writew(void *opaque
, hwaddr addr
,
481 PCIBonitoState
*s
= opaque
;
482 PCIDevice
*d
= PCI_DEVICE(s
);
483 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
487 DPRINTF("bonito_spciconf_writew "TARGET_FMT_plx
" val %x\n", addr
, val
);
488 assert((addr
& 0x1) == 0);
490 pciaddr
= bonito_sbridge_pciaddr(s
, addr
);
492 if (pciaddr
== 0xffffffff) {
496 /* set the pci address in s->config_reg */
497 phb
->config_reg
= (pciaddr
) | (1u << 31);
498 pci_data_write(phb
->bus
, phb
->config_reg
, val
, 2);
500 /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
501 status
= pci_get_word(d
->config
+ PCI_STATUS
);
502 status
&= ~(PCI_STATUS_REC_MASTER_ABORT
| PCI_STATUS_REC_TARGET_ABORT
);
503 pci_set_word(d
->config
+ PCI_STATUS
, status
);
506 static void bonito_spciconf_writel(void *opaque
, hwaddr addr
,
509 PCIBonitoState
*s
= opaque
;
510 PCIDevice
*d
= PCI_DEVICE(s
);
511 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
515 DPRINTF("bonito_spciconf_writel "TARGET_FMT_plx
" val %x\n", addr
, val
);
516 assert((addr
& 0x3) == 0);
518 pciaddr
= bonito_sbridge_pciaddr(s
, addr
);
520 if (pciaddr
== 0xffffffff) {
524 /* set the pci address in s->config_reg */
525 phb
->config_reg
= (pciaddr
) | (1u << 31);
526 pci_data_write(phb
->bus
, phb
->config_reg
, val
, 4);
528 /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
529 status
= pci_get_word(d
->config
+ PCI_STATUS
);
530 status
&= ~(PCI_STATUS_REC_MASTER_ABORT
| PCI_STATUS_REC_TARGET_ABORT
);
531 pci_set_word(d
->config
+ PCI_STATUS
, status
);
534 static uint32_t bonito_spciconf_readb(void *opaque
, hwaddr addr
)
536 PCIBonitoState
*s
= opaque
;
537 PCIDevice
*d
= PCI_DEVICE(s
);
538 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
542 DPRINTF("bonito_spciconf_readb "TARGET_FMT_plx
"\n", addr
);
543 pciaddr
= bonito_sbridge_pciaddr(s
, addr
);
545 if (pciaddr
== 0xffffffff) {
549 /* set the pci address in s->config_reg */
550 phb
->config_reg
= (pciaddr
) | (1u << 31);
552 /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
553 status
= pci_get_word(d
->config
+ PCI_STATUS
);
554 status
&= ~(PCI_STATUS_REC_MASTER_ABORT
| PCI_STATUS_REC_TARGET_ABORT
);
555 pci_set_word(d
->config
+ PCI_STATUS
, status
);
557 return pci_data_read(phb
->bus
, phb
->config_reg
, 1);
560 static uint32_t bonito_spciconf_readw(void *opaque
, hwaddr addr
)
562 PCIBonitoState
*s
= opaque
;
563 PCIDevice
*d
= PCI_DEVICE(s
);
564 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
568 DPRINTF("bonito_spciconf_readw "TARGET_FMT_plx
"\n", addr
);
569 assert((addr
& 0x1) == 0);
571 pciaddr
= bonito_sbridge_pciaddr(s
, addr
);
573 if (pciaddr
== 0xffffffff) {
577 /* set the pci address in s->config_reg */
578 phb
->config_reg
= (pciaddr
) | (1u << 31);
580 /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
581 status
= pci_get_word(d
->config
+ PCI_STATUS
);
582 status
&= ~(PCI_STATUS_REC_MASTER_ABORT
| PCI_STATUS_REC_TARGET_ABORT
);
583 pci_set_word(d
->config
+ PCI_STATUS
, status
);
585 return pci_data_read(phb
->bus
, phb
->config_reg
, 2);
588 static uint32_t bonito_spciconf_readl(void *opaque
, hwaddr addr
)
590 PCIBonitoState
*s
= opaque
;
591 PCIDevice
*d
= PCI_DEVICE(s
);
592 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
596 DPRINTF("bonito_spciconf_readl "TARGET_FMT_plx
"\n", addr
);
597 assert((addr
& 0x3) == 0);
599 pciaddr
= bonito_sbridge_pciaddr(s
, addr
);
601 if (pciaddr
== 0xffffffff) {
605 /* set the pci address in s->config_reg */
606 phb
->config_reg
= (pciaddr
) | (1u << 31);
608 /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
609 status
= pci_get_word(d
->config
+ PCI_STATUS
);
610 status
&= ~(PCI_STATUS_REC_MASTER_ABORT
| PCI_STATUS_REC_TARGET_ABORT
);
611 pci_set_word(d
->config
+ PCI_STATUS
, status
);
613 return pci_data_read(phb
->bus
, phb
->config_reg
, 4);
616 /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */
617 static const MemoryRegionOps bonito_spciconf_ops
= {
620 bonito_spciconf_readb
,
621 bonito_spciconf_readw
,
622 bonito_spciconf_readl
,
625 bonito_spciconf_writeb
,
626 bonito_spciconf_writew
,
627 bonito_spciconf_writel
,
630 .endianness
= DEVICE_NATIVE_ENDIAN
,
633 #define BONITO_IRQ_BASE 32
635 static void pci_bonito_set_irq(void *opaque
, int irq_num
, int level
)
637 BonitoState
*s
= opaque
;
638 qemu_irq
*pic
= s
->pic
;
639 PCIBonitoState
*bonito_state
= s
->pci_dev
;
640 int internal_irq
= irq_num
- BONITO_IRQ_BASE
;
642 if (bonito_state
->regs
[BONITO_INTEDGE
] & (1 << internal_irq
)) {
643 qemu_irq_pulse(*pic
);
644 } else { /* level triggered */
645 if (bonito_state
->regs
[BONITO_INTPOL
] & (1 << internal_irq
)) {
646 qemu_irq_raise(*pic
);
648 qemu_irq_lower(*pic
);
653 /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */
654 static int pci_bonito_map_irq(PCIDevice
* pci_dev
, int irq_num
)
658 slot
= (pci_dev
->devfn
>> 3);
661 case 5: /* FULONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */
662 return irq_num
% 4 + BONITO_IRQ_BASE
;
663 case 6: /* FULONG2E_ATI_SLOT, VGA */
664 return 4 + BONITO_IRQ_BASE
;
665 case 7: /* FULONG2E_RTL_SLOT, RTL8139 */
666 return 5 + BONITO_IRQ_BASE
;
667 case 8 ... 12: /* PCI slot 1 to 4 */
668 return (slot
- 8 + irq_num
) + 6 + BONITO_IRQ_BASE
;
669 default: /* Unknown device, don't do any translation */
674 static void bonito_reset(void *opaque
)
676 PCIBonitoState
*s
= opaque
;
678 /* set the default value of north bridge registers */
680 s
->regs
[BONITO_BONPONCFG
] = 0xc40;
681 s
->regs
[BONITO_BONGENCFG
] = 0x1384;
682 s
->regs
[BONITO_IODEVCFG
] = 0x2bff8010;
683 s
->regs
[BONITO_SDCFG
] = 0x255e0091;
685 s
->regs
[BONITO_GPIODATA
] = 0x1ff;
686 s
->regs
[BONITO_GPIOIE
] = 0x1ff;
687 s
->regs
[BONITO_DQCFG
] = 0x8;
688 s
->regs
[BONITO_MEMSIZE
] = 0x10000000;
689 s
->regs
[BONITO_PCIMAP
] = 0x6140;
692 static const VMStateDescription vmstate_bonito
= {
695 .minimum_version_id
= 1,
696 .minimum_version_id_old
= 1,
697 .fields
= (VMStateField
[]) {
698 VMSTATE_PCI_DEVICE(dev
, PCIBonitoState
),
699 VMSTATE_END_OF_LIST()
703 static int bonito_pcihost_initfn(SysBusDevice
*dev
)
705 PCIHostState
*phb
= PCI_HOST_BRIDGE(dev
);
707 phb
->bus
= pci_register_bus(DEVICE(dev
), "pci",
708 pci_bonito_set_irq
, pci_bonito_map_irq
, dev
,
709 get_system_memory(), get_system_io(),
715 static int bonito_initfn(PCIDevice
*dev
)
717 PCIBonitoState
*s
= DO_UPCAST(PCIBonitoState
, dev
, dev
);
718 SysBusDevice
*sysbus
= SYS_BUS_DEVICE(s
->pcihost
);
719 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
721 /* Bonito North Bridge, built on FPGA, VENDOR_ID/DEVICE_ID are "undefined" */
722 pci_config_set_prog_interface(dev
->config
, 0x00);
724 /* set the north bridge register mapping */
725 memory_region_init_io(&s
->iomem
, &bonito_ops
, s
,
726 "north-bridge-register", BONITO_INTERNAL_REG_SIZE
);
727 sysbus_init_mmio(sysbus
, &s
->iomem
);
728 sysbus_mmio_map(sysbus
, 0, BONITO_INTERNAL_REG_BASE
);
730 /* set the north bridge pci configure mapping */
731 memory_region_init_io(&phb
->conf_mem
, &bonito_pciconf_ops
, s
,
732 "north-bridge-pci-config", BONITO_PCICONFIG_SIZE
);
733 sysbus_init_mmio(sysbus
, &phb
->conf_mem
);
734 sysbus_mmio_map(sysbus
, 1, BONITO_PCICONFIG_BASE
);
736 /* set the south bridge pci configure mapping */
737 memory_region_init_io(&phb
->data_mem
, &bonito_spciconf_ops
, s
,
738 "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE
);
739 sysbus_init_mmio(sysbus
, &phb
->data_mem
);
740 sysbus_mmio_map(sysbus
, 2, BONITO_SPCICONFIG_BASE
);
742 memory_region_init_io(&s
->iomem_ldma
, &bonito_ldma_ops
, s
,
744 sysbus_init_mmio(sysbus
, &s
->iomem_ldma
);
745 sysbus_mmio_map(sysbus
, 3, 0xbfe00200);
747 memory_region_init_io(&s
->iomem_cop
, &bonito_cop_ops
, s
,
749 sysbus_init_mmio(sysbus
, &s
->iomem_cop
);
750 sysbus_mmio_map(sysbus
, 4, 0xbfe00300);
752 /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */
753 s
->bonito_pciio_start
= BONITO_PCIIO_BASE
;
754 s
->bonito_pciio_length
= BONITO_PCIIO_SIZE
;
755 isa_mem_base
= s
->bonito_pciio_start
;
756 isa_mmio_init(s
->bonito_pciio_start
, s
->bonito_pciio_length
);
758 /* add pci local io mapping */
759 s
->bonito_localio_start
= BONITO_DEV_BASE
;
760 s
->bonito_localio_length
= BONITO_DEV_SIZE
;
761 isa_mmio_init(s
->bonito_localio_start
, s
->bonito_localio_length
);
763 /* set the default value of north bridge pci config */
764 pci_set_word(dev
->config
+ PCI_COMMAND
, 0x0000);
765 pci_set_word(dev
->config
+ PCI_STATUS
, 0x0000);
766 pci_set_word(dev
->config
+ PCI_SUBSYSTEM_VENDOR_ID
, 0x0000);
767 pci_set_word(dev
->config
+ PCI_SUBSYSTEM_ID
, 0x0000);
769 pci_set_byte(dev
->config
+ PCI_INTERRUPT_LINE
, 0x00);
770 pci_set_byte(dev
->config
+ PCI_INTERRUPT_PIN
, 0x01);
771 pci_set_byte(dev
->config
+ PCI_MIN_GNT
, 0x3c);
772 pci_set_byte(dev
->config
+ PCI_MAX_LAT
, 0x00);
774 qemu_register_reset(bonito_reset
, s
);
779 PCIBus
*bonito_init(qemu_irq
*pic
)
782 BonitoState
*pcihost
;
787 dev
= qdev_create(NULL
, TYPE_BONITO_PCI_HOST_BRIDGE
);
788 phb
= PCI_HOST_BRIDGE(dev
);
789 pcihost
= BONITO_PCI_HOST_BRIDGE(dev
);
791 qdev_init_nofail(dev
);
793 /* set the pcihost pointer before bonito_initfn is called */
794 d
= pci_create(phb
->bus
, PCI_DEVFN(0, 0), "Bonito");
795 s
= DO_UPCAST(PCIBonitoState
, dev
, d
);
796 s
->pcihost
= pcihost
;
797 pcihost
->pci_dev
= s
;
798 qdev_init_nofail(DEVICE(d
));
803 static void bonito_class_init(ObjectClass
*klass
, void *data
)
805 DeviceClass
*dc
= DEVICE_CLASS(klass
);
806 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
808 k
->init
= bonito_initfn
;
809 k
->vendor_id
= 0xdf53;
810 k
->device_id
= 0x00d5;
812 k
->class_id
= PCI_CLASS_BRIDGE_HOST
;
813 dc
->desc
= "Host bridge";
815 dc
->vmsd
= &vmstate_bonito
;
818 static const TypeInfo bonito_info
= {
820 .parent
= TYPE_PCI_DEVICE
,
821 .instance_size
= sizeof(PCIBonitoState
),
822 .class_init
= bonito_class_init
,
825 static void bonito_pcihost_class_init(ObjectClass
*klass
, void *data
)
827 DeviceClass
*dc
= DEVICE_CLASS(klass
);
828 SysBusDeviceClass
*k
= SYS_BUS_DEVICE_CLASS(klass
);
830 k
->init
= bonito_pcihost_initfn
;
834 static const TypeInfo bonito_pcihost_info
= {
835 .name
= TYPE_BONITO_PCI_HOST_BRIDGE
,
836 .parent
= TYPE_PCI_HOST_BRIDGE
,
837 .instance_size
= sizeof(BonitoState
),
838 .class_init
= bonito_pcihost_class_init
,
841 static void bonito_register_types(void)
843 type_register_static(&bonito_pcihost_info
);
844 type_register_static(&bonito_info
);
847 type_init(bonito_register_types
)