2 * QEMU Xilinx OPB Interrupt Controller.
4 * Copyright (c) 2009 Edgar E. Iglesias.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
46 /* Configuration reg chosen at synthesis-time. QEMU populates
47 the bits at board-setup. */
48 uint32_t c_kind_of_intr
;
50 /* Runtime control registers. */
54 static void update_irq(struct xlx_pic
*p
)
57 /* Update the pending register. */
58 p
->regs
[R_IPR
] = p
->regs
[R_ISR
] & p
->regs
[R_IER
];
60 /* Update the vector register. */
61 for (i
= 0; i
< 32; i
++) {
62 if (p
->regs
[R_IPR
] & (1 << i
))
69 if ((p
->regs
[R_MER
] & 1) && p
->regs
[R_IPR
]) {
70 qemu_irq_raise(p
->parent_irq
);
72 qemu_irq_lower(p
->parent_irq
);
77 pic_read(void *opaque
, hwaddr addr
, unsigned int size
)
79 struct xlx_pic
*p
= opaque
;
86 if (addr
< ARRAY_SIZE(p
->regs
))
91 D(printf("%s %x=%x\n", __func__
, addr
* 4, r
));
96 pic_write(void *opaque
, hwaddr addr
,
97 uint64_t val64
, unsigned int size
)
99 struct xlx_pic
*p
= opaque
;
100 uint32_t value
= val64
;
103 D(qemu_log("%s addr=%x val=%x\n", __func__
, addr
* 4, value
));
107 p
->regs
[R_ISR
] &= ~value
; /* ACK. */
110 p
->regs
[R_IER
] |= value
; /* Atomic set ie. */
113 p
->regs
[R_IER
] &= ~value
; /* Atomic clear ie. */
116 if (addr
< ARRAY_SIZE(p
->regs
))
117 p
->regs
[addr
] = value
;
123 static const MemoryRegionOps pic_ops
= {
126 .endianness
= DEVICE_NATIVE_ENDIAN
,
128 .min_access_size
= 4,
133 static void irq_handler(void *opaque
, int irq
, int level
)
135 struct xlx_pic
*p
= opaque
;
137 if (!(p
->regs
[R_MER
] & 2)) {
138 qemu_irq_lower(p
->parent_irq
);
142 /* Update source flops. Don't clear unless level triggered.
143 Edge triggered interrupts only go away when explicitely acked to
144 the interrupt controller. */
145 if (!(p
->c_kind_of_intr
& (1 << irq
)) || level
) {
146 p
->regs
[R_ISR
] &= ~(1 << irq
);
147 p
->regs
[R_ISR
] |= (level
<< irq
);
152 static int xilinx_intc_init(SysBusDevice
*dev
)
154 struct xlx_pic
*p
= FROM_SYSBUS(typeof (*p
), dev
);
156 qdev_init_gpio_in(&dev
->qdev
, irq_handler
, 32);
157 sysbus_init_irq(dev
, &p
->parent_irq
);
159 memory_region_init_io(&p
->mmio
, &pic_ops
, p
, "xlnx.xps-intc", R_MAX
* 4);
160 sysbus_init_mmio(dev
, &p
->mmio
);
164 static Property xilinx_intc_properties
[] = {
165 DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic
, c_kind_of_intr
, 0),
166 DEFINE_PROP_END_OF_LIST(),
169 static void xilinx_intc_class_init(ObjectClass
*klass
, void *data
)
171 DeviceClass
*dc
= DEVICE_CLASS(klass
);
172 SysBusDeviceClass
*k
= SYS_BUS_DEVICE_CLASS(klass
);
174 k
->init
= xilinx_intc_init
;
175 dc
->props
= xilinx_intc_properties
;
178 static const TypeInfo xilinx_intc_info
= {
179 .name
= "xlnx.xps-intc",
180 .parent
= TYPE_SYS_BUS_DEVICE
,
181 .instance_size
= sizeof(struct xlx_pic
),
182 .class_init
= xilinx_intc_class_init
,
185 static void xilinx_intc_register_types(void)
187 type_register_static(&xilinx_intc_info
);
190 type_init(xilinx_intc_register_types
)