target-i386: Use mulu2 and muls2
[qemu/pbrook.git] / tcg / hppa / tcg-target.h
blobebd53d9e3620bdcee65a5540694e238be77fdbf7
1 /*
2 * Tiny Code Generator for QEMU
4 * Copyright (c) 2008 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #ifndef TCG_TARGET_HPPA
26 #define TCG_TARGET_HPPA 1
28 #if TCG_TARGET_REG_BITS != 32
29 #error unsupported
30 #endif
32 #define TCG_TARGET_WORDS_BIGENDIAN
34 #define TCG_TARGET_NB_REGS 32
36 typedef enum {
37 TCG_REG_R0 = 0,
38 TCG_REG_R1,
39 TCG_REG_RP,
40 TCG_REG_R3,
41 TCG_REG_R4,
42 TCG_REG_R5,
43 TCG_REG_R6,
44 TCG_REG_R7,
45 TCG_REG_R8,
46 TCG_REG_R9,
47 TCG_REG_R10,
48 TCG_REG_R11,
49 TCG_REG_R12,
50 TCG_REG_R13,
51 TCG_REG_R14,
52 TCG_REG_R15,
53 TCG_REG_R16,
54 TCG_REG_R17,
55 TCG_REG_R18,
56 TCG_REG_R19,
57 TCG_REG_R20,
58 TCG_REG_R21,
59 TCG_REG_R22,
60 TCG_REG_R23,
61 TCG_REG_R24,
62 TCG_REG_R25,
63 TCG_REG_R26,
64 TCG_REG_DP,
65 TCG_REG_RET0,
66 TCG_REG_RET1,
67 TCG_REG_SP,
68 TCG_REG_R31,
69 } TCGReg;
71 #define TCG_CT_CONST_0 0x0100
72 #define TCG_CT_CONST_S5 0x0200
73 #define TCG_CT_CONST_S11 0x0400
74 #define TCG_CT_CONST_MS11 0x0800
75 #define TCG_CT_CONST_AND 0x1000
76 #define TCG_CT_CONST_OR 0x2000
78 /* used for function call generation */
79 #define TCG_REG_CALL_STACK TCG_REG_SP
80 #define TCG_TARGET_STACK_ALIGN 64
81 #define TCG_TARGET_CALL_STACK_OFFSET -48
82 #define TCG_TARGET_STATIC_CALL_ARGS_SIZE 8*4
83 #define TCG_TARGET_CALL_ALIGN_ARGS 1
84 #define TCG_TARGET_STACK_GROWSUP
86 /* optional instructions */
87 #define TCG_TARGET_HAS_div_i32 0
88 #define TCG_TARGET_HAS_rot_i32 1
89 #define TCG_TARGET_HAS_ext8s_i32 1
90 #define TCG_TARGET_HAS_ext16s_i32 1
91 #define TCG_TARGET_HAS_bswap16_i32 1
92 #define TCG_TARGET_HAS_bswap32_i32 1
93 #define TCG_TARGET_HAS_not_i32 1
94 #define TCG_TARGET_HAS_andc_i32 1
95 #define TCG_TARGET_HAS_orc_i32 0
96 #define TCG_TARGET_HAS_eqv_i32 0
97 #define TCG_TARGET_HAS_nand_i32 0
98 #define TCG_TARGET_HAS_nor_i32 0
99 #define TCG_TARGET_HAS_deposit_i32 1
100 #define TCG_TARGET_HAS_movcond_i32 1
101 #define TCG_TARGET_HAS_muls2_i32 0
103 /* optional instructions automatically implemented */
104 #define TCG_TARGET_HAS_neg_i32 0 /* sub rd, 0, rs */
105 #define TCG_TARGET_HAS_ext8u_i32 0 /* and rd, rs, 0xff */
106 #define TCG_TARGET_HAS_ext16u_i32 0 /* and rd, rs, 0xffff */
108 #define TCG_AREG0 TCG_REG_R17
111 static inline void flush_icache_range(tcg_target_ulong start,
112 tcg_target_ulong stop)
114 start &= ~31;
115 while (start <= stop) {
116 asm volatile ("fdc 0(%0)\n\t"
117 "sync\n\t"
118 "fic 0(%%sr4, %0)\n\t"
119 "sync"
120 : : "r"(start) : "memory");
121 start += 32;
125 #endif